# 500 mA Differential Driver & Dual Low Noise (VF) Amplifiers **AD816** ### **FEATURES** ### Flexible Configuration Two Low Noise Voltage Feedback Amplifiers with High Current Drive, Ideal for ADSL Receivers or Drivers for Low Impedance Loads such as CRT Coils Two High Current Drive Amplifiers, Ideal for an ADSL Differential Driver or Single Ended Drivers for Low Impedance Loads such as CRT Coils **Thermal Overload Protection** ### **CURRENT FEEDBACK AMPLIFIERS/DRIVERS** **High Output Drive** 26 dBm Differential Line Drive for ADSL Transmitters 40 V p-p Differential Output Voltage, R $_{L}$ = 50 $\Omega$ @ 1 MHz 500 mA Continuous Current, R $_{L}$ = 5 $\Omega$ 1 A Peak Current, 1% Duty Cycle, $R_{L}$ = 15 $\Omega$ for DMT Low Distortion –68 dB @ 1 MHz THD, R<sub>L</sub> = 100 $\Omega$ , V<sub>O</sub> = 40 V p-p High Speed 120 MHz Bandwidth (-3 dB) 1500 V/ $\mu$ s Differential Slew Rate, V<sub>0</sub> = 10 V p-p, G = +5 70 ns Settling Time to 0.1% ### **VOLTAGE FEEDBACK AMPLIFIERS/RECEIVERS** **High Input Performance** 4 nV/√Hz Voltage Noise 15 mV Max Input Offset Voltage **Low Distortion** -68 dB @ 1 MHz THD, $V_0$ = 10 V p-p, $R_L$ = 200 $\Omega$ **High Speed** 100 MHz Bandwidth (-3 dB) 180 V/μs Slew Rate **High Output Drive** 70 mA Output Current Drive ### **APPLICATIONS** ADSL, VDSL & HDSL Line Interface Driver & Receiver CRT Convergence & Astigmatism Adjustment Coil & Transformer Drivers Composite Audio Amplifiers ### PRODUCT DESCRIPTION The AD816 consists of two high current drive and two low noise amplifiers. These can be configured differentially for driving low impedance loads and receiving signals over twisted pair cable or could be used independently for single ended driving application such as correction circuits within high resolution CRT Monitors. #### FUNCTIONAL BLOCK DIAGRAM The two high output drive amplifiers are capable of supplying a minimum of 500 mA continuous output current and up to 1A peak output current, and when configured differentially, 40 V p-p differential output swing can be achieved on $\pm 15$ V supplies into a load of 50 $\Omega$ . The drivers have 120 MHz of bandwidth and 1,500 V/ $\mu$ s of differential slew rate while featuring total harmonic distortion of –68 dB at 1 MHz into a 100 $\Omega$ load, specifications required for high frequency telecommunication subscriber line drivers. The low noise voltage feedback amplifiers are fully independent and can be configured differentially for use as receiver amplifiers within a subscriber line hybrid interface or individually for signal conditioning or filtering. The low noise of 4 nV/ $\sqrt{\rm Hz}$ and distortion of –68 dB at 1 MHz enable low level signals to be resolved and amplified in the presence of large common-mode voltages. 100 MHz of bandwidth and 180 V/µs of slew rate combined with a load drive capability of 70 mA enable these amplifiers to drive passive filters and low inductance coils. The AD816 has thermal overload protection for system reliability and is available in low thermal resistance power packages. The AD816 operates over the industrial temperature range (–40°C to +85°C). ### **AD816-SPECIFICATIONS** ### DRIVER AMPLIFIERS (@ $T_A = +25^{\circ}C$ , $V_S = \pm 15$ V dc, $R_F = 1$ k $\Omega$ and $R_{LOAD} = 50$ $\Omega$ unless otherwise noted) | Model | Conditions | $V_{s}$ | Min | AD816A<br>Typ | Max | Units | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------|------------------------------------------|--------------|---------------------------------------------------------------------------| | DYNAMIC PERFORMANCE | | | | | | | | Small Signal Bandwidth (-3 dB) | $G = +2$ , $R_F = 499 \Omega$ , $V_{IN} = 0.125 \text{ V rms}$ , $R_L = 100 \Omega$ $G = +2$ , $R_F = 499 \Omega$ , $V_{IN} = 0.125 \text{ V rms}$ , | ±15 | 100 | 120 | | MHz | | Bandwidth (0.1 dB) | $R_{\rm L} = 100 \ \Omega$<br>$G = +2, R_{\rm F} = 499 \ \Omega, V_{\rm IN} = 0.125 \ V \ {\rm rms},$ | ±5 | 90 | 110 | | MHz | | Differential Slew Rate | $R_{L} = 100 \Omega$<br>$V_{OUT} = 10 \text{ V p-p}, G = +5, R_{L} = 100 \Omega$ | ±15<br>±15 | 1400 | 10<br>1500 | | MHz<br>V/μs | | Settling Time to 0.1% | 10 V Step, G = +2 | ±15 | | 70 | | ns | | NOISE/HARMONIC PERFORMANCE Total Harmonic Distortion (Differential) Input Voltage Noise Input Current Noise ( $+I_{IN}$ ) Input Current Noise ( $-I_{IN}$ ) Differential Gain Error Differential Phase Error | $f = 1 \text{ MHz}, R_{\text{LOAD}} = 100 \Omega, V_{\text{OUT}} = 40 \text{V p-p}$ $f = 10 \text{ kHz}, G = +2 \text{(Single Ended)}$ $f = 10 \text{ kHz}, G = +2$ $f = 10 \text{ kHz}, G = +2$ $\text{NTSC}, G = +2, R_{\text{LOAD}} = 25 \Omega$ $\text{NTSC}, G = +2, R_{\text{LOAD}} = 25 \Omega$ | ±15<br>±5,±15<br>±5,±15<br>±5,±15<br>±15<br>±15 | | -68<br>1.85<br>1.8<br>19<br>0.05<br>0.45 | | dBc<br>$nV/\sqrt{Hz}$<br>$pA/\sqrt{Hz}$<br>$pA/\sqrt{Hz}$<br>%<br>Degrees | | DC PERFORMANCE Input Offset Voltage | | ±5<br>±15 | | 5<br>10 | 12<br>15 | mV<br>mV | | Input Offset Voltage Drift<br>Differential Offset Voltage | $T_{ m MIN}$ to $T_{ m MAX}$ $T_{ m MIN}$ to $T_{ m MAX}$ | ±5, ±15 | | 40<br>0.5 | 25<br>2<br>5 | $\begin{array}{c} mV \\ \mu V/^{\circ}C \\ mV \\ mV \end{array}$ | | Differential Offset Voltage Drift –Input Bias Current | $T_{ m MIN}$ to $T_{ m MAX}$ | ±5, ±15 | | 5<br>20 | 60<br>100 | μV/°C<br>μΑ<br>μΑ | | +Input Bias Current Differential Input Bias Current | $T_{ m MIN}$ to $T_{ m MAX}$ | $\pm 5, \pm 15$<br>$\pm 5, \pm 15$ | | 2<br>10 | 5<br>5<br>50 | μΑ<br>μΑ<br>μΑ | | Open-Loop Transresistance | $T_{MIN}$ to $T_{MAX}$<br>$V_{OUT}$ = ±10 V, $R_L$ = 100 $\Omega$<br>$T_{MIN}$ to $T_{MAX}$ | ±5, ±15 | 0.7<br>0.6 | 2 | 50 | μΑ<br>ΜΩ<br>ΜΩ | | INPUT CHARACTERISTICS Differential Input Resistance | +Input<br>-Input | ±15 | | 7<br>15 | | $M\Omega$ | | Differential Input Capacitance<br>Input Common-Mode Voltage Range | | ±15<br>±15<br>±5 | | 1.4<br>13.5<br>3.5 | | pF<br>±V<br>±V | | Common-Mode Rejection Ratio Differential Common-Mode Rejection Ratio | $T_{MIN}$ to $T_{MAX}$<br>$T_{MIN}$ to $T_{MAX}$ | ±5, ±15<br>±5, ±15 | 56<br>80 | 60<br>100 | | dB<br>dB | | OUTPUT CHARACTERISTICS Voltage Swing | Single Ended, $R_{LOAD} = 25 \Omega$ | ±15<br>±5 | 23<br>2.2 | 24.5<br>3.6 | | V p-p<br>V p-p | | Continuous Output Current | Differential, $R_{LOAD}$ = 50 $\Omega$<br>$T_{MIN}$ to $T_{MAX}$<br>$R_{LOAD}$ = 5 $\Omega$ | ±15<br>±15<br>±15<br>±5 | 46<br>45<br>500<br>200 | 49<br>750<br>100 | | V p-p<br>V p-p<br>mA<br>mA | | Peak Output Current<br>Short Circuit Current | 10 μs Pulse, 1% Duty Cycle, $R_L$ = 15 $\Omega$<br>Note 1 | ±15<br>±15 | 200 | 1.0<br>1.0 | | A<br>A | NOTES -2- REV. 0 <sup>&</sup>lt;sup>1</sup>See Power Considerations section. Specifications subject to change without notice. ### **RECEIVER AMPLIFIERS** (@ $T_A = +25^{\circ}$ C, $V_S = \pm 15$ V dc, $R_F = 1$ k $\Omega$ and $R_{LOAD} = 500$ $\Omega$ unless otherwise noted) | | | | P | D816A | 1 | | |-------------------------------------------------|-----------------------------------------------------------------|-----------------|------|-----------------|------|--------------------| | Model | Conditions | $V_{s}$ | Min | Typ | Max | Units | | DYNAMIC PERFORMANCE | | | | | | | | Small Signal Bandwidth (-3 dB) | $G = +2, R_L = 100 \Omega$ | ±15 | | 100 | | MHz | | | $G = +2, R_L = 100 \Omega$ | ±5 | | 80 | | MHz | | Bandwidth (0.1 dB) | G = +2 | ±15 | | 30 | | MHz | | | G = +2 | ±5 | | 40 | | MHz | | Slew Rate | $V_{OUT} = 4 V p-p$ | ±15 | | 180 | | V/µs | | Settling Time to 0.1% | $V_{OUT} = 10 \text{ V p-p Step, } G = +2$ | ±15 | | 45 | | ns | | NOISE/HARMONIC PERFORMANCE | | | | | | | | Total Harmonic Distortion | $f = 1 \text{ MHz}, R_{LOAD} = 200 \Omega$ | ±15 | | -68 | | dBc | | Input Voltage Noise | f = 10 kHz | $\pm 5, \pm 15$ | | 4 | | $nV/\sqrt{Hz}$ | | Current Noise | f = 10 kHz | $\pm 5, \pm 15$ | | 2 | | pA/√ <del>Hz</del> | | Differential Gain Error | NTSC, G = +2, $R_{LOAD}$ = 150 $\Omega$ | ±15 | | 0.04 | 0.08 | % | | | | ±5 | | 0.05 | 0.1 | % | | Differential Phase Error | NTSC, G = +2, $R_{LOAD}$ = 150 $\Omega$ | ±15 | | 0.03 | 0.1 | Degrees | | | | ±5 | | 0.06 | 0.1 | Degrees | | DC PERFORMANCE | | | | | | .,, | | Input Offset Voltage | T T. | $\pm 5, \pm 15$ | | 7.5 | 15 | mV | | Offers Welters Duife | $T_{MIN}$ to $T_{MAX}$ | | | 20 | 15 | mV | | Offset Voltage Drift<br>Input Bias Current | | ±5, ±15 | | 20<br>5 | 7 | μV/°C | | Input Bias Current | T <sub>MIN</sub> to T <sub>MAX</sub> | 1, 11 | | J | 15 | μΑ<br> μΑ | | Input Offset Current | 1 MIN to 1 MAX | $\pm 5, \pm 15$ | | 0.5 | 2 | μΑ | | Offset Current Drift | | = 5, = 15 | | 1 | 2 | nA/°C | | Open-Loop Gain | $V_{OUT} = \pm 7.5 \text{ V}, R_{LOAD} = 150 \Omega$ | ±15 | 3 | 6 | | V/mV | | | T <sub>MIN</sub> to T <sub>MAX</sub> | ±15 | 1 | | | V/mV | | INPUT CHARACTERISTICS | | | | | | | | Input Resistance | | | | 300 | | kΩ | | Input Capacitance | | | | 1.5 | | pF | | Input Common-Mode Voltage Range | | ±15 | +13 | +14.3 | | V | | | | ±15 | -12 | -13.4 | | V | | | | ±5 | +3.8 | +4.3 | | V | | Common Mada Paigation Patia | V - +5 V | ±5<br>±15 | -2.7 | -3.4 110 | | V<br>dB | | Common-Mode Rejection Ratio | $V_{CM} = \pm 5 \text{ V}$ | 110 | 02 | 110 | | ив | | OUTPUT CHARACTERISTICS Output Voltage Swing | Single Ended, $R_{LOAD} = 150 \Omega$ | ±15 | 25.2 | 25.5 | | Vnn | | Output voltage Swing | Single Ended, $R_{LOAD} = 150 \Omega$<br>$T_{MIN}$ to $T_{MAX}$ | ±15 | 25.2 | ∠೨.೨ | | V p-p<br>V p-p | | | Single Ended, $R_{LOAD} = 150 \Omega$ | ±5 | 6.2 | 6.4 | | V p-p<br>V p-p | | | $T_{MIN}$ to $T_{MAX}$ | ±5 | 6.0 | J. <del>T</del> | | V p-p | | Output Current | $R_{\rm L} = 150 \ \Omega$ | ±15 | 65 | 70 | | mA | | Short Circuit Current | | ±15 | | 105 | | mA | | Specifications subject to change without notice | | | | | | | Specifications subject to change without notice. ## $\begin{array}{ll} \textbf{COMMON CHARACTERISTICS} & (@~T_A=+25^{\circ}\text{C},~V_S=~\pm~15~\text{V dc},~R_F=1~\text{k}\Omega~\text{and}~R_{L0AD}=50~\Omega~\text{(Driver)},~R_{L0AD}=500~\Omega~\text{(Receiver)} \\ & \text{unless otherwise noted)} \end{array}$ | | | | AD816A | | | | |---------------------------------|-------------------------------------------------------------|-----------------|--------|-----|----------|-------| | | Conditions | $V_s$ | Min | Typ | Max | Units | | MATCHING CHARACTERISTICS | | | | | | | | Crosstalk: | | | | | | | | Driver to Driver | $f = 1$ MHz, $V_{IN} = 200$ mV rms, $R_{LOAD} = 100 \Omega$ | ±15 | | -67 | | dB | | Drivers to Receivers | $f = 1$ MHz, $V_{IN} = 200$ mV rms, $R_{LOAD} = 100 \Omega$ | ±15 | | -64 | | dB | | Receiver to Receiver | $f = 1$ MHz, $V_{IN} = 200$ mV rms, $R_{LOAD} = 500 \Omega$ | ±15 | | -81 | | dB | | POWER SUPPLY | | | | | | | | Operating Range | | | ±5 | | $\pm 18$ | V | | Quiescent Current | | ±15 | | 46 | 56 | mA | | | $T_{MIN}$ to $T_{MAX}$ | ±15 | | | 59 | mA | | Driver Supply Rejection Ratio | $T_{MIN}$ to $T_{MAX}$ | $\pm 15, \pm 5$ | -49 | -66 | | dB | | Receiver Supply Rejection Ratio | $T_{MIN}$ to $T_{MAX}$ | ±15, ±5 | -69 | -75 | | dB | Specifications subject to change without notice. REV. 0 -3- ### **AD816** ### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | Supply Voltage ±18 V Total | |-------------------------------------------------------------| | Internal Power Dissipation <sup>2</sup> | | Plastic (Y, YS & VR) . 3.05 Watts (Observe Derating Curves) | | Input Voltage (Common Mode) $\pm V_S$ | | Differential Input Voltage ±6 V | | Output Short Circuit Duration | | Observe Power Derating Curves | | Storage Temperature Range | | Y, YS, VR Package65°C to +125°C | | Operating Temperature Range | | AD816A | Lead Temperature Range (Soldering, 10 sec) ...... +300°C #### NOTES <sup>1</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <sup>2</sup>Specification is for daying in free air 15. Pin Through Hole and Surface Mount. $^2Specification$ is for device in free air: 15-Pin Through Hole and Surface Mount: $\theta_{IA}=41^{\circ}C/Watt.$ #### PIN CONFIGURATION Y-15 VR-15, YS-15 #### MAXIMUM POWER DISSIPATION The maximum power that can be safely dissipated by the AD816 is limited by the associated rise in junction temperature. The maximum safe junction temperature for the plastic encapsulated parts is determined by the glass transition temperature of the plastic, about 150°C. Exceeding this limit temporarily may cause a shift in parametric performance due to a change in the stresses exerted on the die by the package. Exceeding a junction temperature of 175°C for an extended period can result in device failure. The AD816 has thermal shutdown protection, which guarantees that the maximum junction temperature of the die remains below a safe level. However, shorting the output to ground or either power supply for an indeterminate period will result in device failure. To ensure proper operation, it is important to observe the derating curves and refer to the section on power considerations. It must also be noted that in high (noninverting) gain configurations (with low values of gain resistor), a high level of input overdrive can result in a large input error current, which may result in a significant power dissipation in the input stage. This power must be included when computing the junction temperature rise due to total internal power. Figure 1. Plot of Maximum Power Dissipation vs. Temperature (Copper Heat Sink Area = $2 \text{ in.}^2$ ) ### ORDERING GUIDE | Model | Temperature Range | Package Description | Package<br>Option* | |----------|-------------------|-------------------------------------------------------------------|--------------------| | AD816AY | -40°C to +85°C | 15-Pin Through-Hole SIP with Staggered Leads & 90° Lead Form | Y-15 | | AD816AYS | -40°C to +85°C | 15-Pin Through-Hole SIP with Staggered Leads & Straight Lead Form | YS-15 | | AD816AVR | -40°C to +85°C | 15-Pin Surface Mount DDPAK | VR-15 | #### CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD816 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. -4- REV. 0 ### Typical Driver Performance Characteristics—AD816 Figure 2. Driver Output Voltage Swing vs. Load Resistance Figure 3. Driver Input Current and Voltage Noise vs. Frequency Figure 4. Driver Power Supply Rejection vs. Frequency Figure 5. Driver Input Bias Current vs. Temperature Figure 6. Driver Total Harmonic Distortion vs. Frequency Figure 7. Driver Common-Mode Rejection vs. Frequency REV. 0 -5- ### **AD816—Typical Driver Performance Characteristics** Figure 8. Driver Slew Rate vs. Output Step Size Figure 9. Driver Gain Nonlinearity vs. Output Voltage Figure 10. Driver 40 V p-p Differential Sine Wave; $R_{\rm L}$ = 50 $\Omega$ , f = 100 kHz Figure 11. Driver Thermal Nonlinearity vs. Output Current Drive Figure 12. Driver Large Signal Frequency Response Figure 13. Driver Closed-Loop Output Resistance vs. Frequency -6- REV. 0 ### **Typical Driver Characteristics—AD816** Figure 14. Driver Differential Gain and Differential Phase (Per Amplifier) Figure 15. Driver Output-to-Output Crosstalk vs. Frequency Figure 16. Driver Small and Large Signal Frequency Response, G = +1 Figure 17. Driver Small and Large Signal Frequency Response, G = +2 Figure 18. Driver Frequency Response and Flatness, G = +5 Figure 19. Driver Frequency Response vs. $R_F$ , G = +2 REV. 0 -7- ### **AD816**—Typical Driver Performance Characteristics Figure 20. Test Circuit Gain = -1 Figure 21. Driver 500 mV Step Response, G = -1 Figure 22. Driver 4 V Step Response, G = −1 Figure 23. Driver Test Circuit, Gain = +2 Figure 24. 10 V Step Response, G = +2 Figure 25. Driver 400 mV Step Response, G = +2 Figure 26. Test Circuit, Gain = 1 + R<sub>F</sub>/R<sub>G</sub> Figure 27. Driver 20 V Step Response, G = +5 -8- REV. 0 ### **Typical Receiver Performance Characteristics—AD816** Figure 28. Receiver Input Voltage Noise Spectral Density Figure 31. Receiver Harmonic Distortion vs. Frequency Figure 29. Receiver Closed-Loop Gain vs. Frequency, Gain = -1 Figure 32. Receiver Small and Large Signal Frequency Response, Gain = +2 Figure 30. Receiver Common-Mode Rejection vs. Frequency Figure 33. Receiver Power Supply Rejection vs. Frequency REV. 0 \_9\_ ### **AD816—Typical Receiver Performance Characteristics** Figure 34. Test Circuit, Gain = +2 Figure 35. Receiver 10 V Step Response, G = +2 Figure 36. Receiver 400 mV Step Response, G = +2 Figure 40. Receiver Output-to-Output Crosstalk vs.Frequency Figure 37. Test Circuit, Gain = -1 Figure 38. Receiver 10 V Step Response, G = -1 Figure 39. Receiver 400 mV Step Response, G = −1 Figure 41. Driver-to-Receiver Crosstalk vs. Frequency -10- REV. 0 ### THEORY OF OPERATION (DRIVER) The AD816 driver is a dual current feedback amplifier with high (500 mA) output current capability. Being a current feedback amplifier, the AD816 driver's open-loop behavior is expressed as transimpedance, $\Delta V_{\rm O}/\Delta L_{\rm IN},$ or $T_{\rm Z}.$ The open-loop transimpedance behaves just as the open-loop voltage gain of a voltage feedback amplifier, that is, it has a large dc value and decreases at roughly 6 dB/octave in frequency. Since $R_{\rm IN}$ is proportional to $1/g_{\rm M}$ , the equivalent voltage gain is just $T_{\rm Z} \times g_{\rm M}$ , where the $g_{\rm M}$ in question is the transconductance of the input stage. Figure 42 shows the driver connected as a follower with gain. Basic analysis yields the following results: $$\frac{V_O}{V_{IN}} = G \times \frac{T_Z(S)}{T_Z(S) + G \times R_{IN} + R_F}$$ where: $$G = 1 + \frac{R_F}{R_G}$$ $$R_{IN} = 1/g_M \approx 25 \Omega$$ Figure 42. Current-Feedback Amplifier Operation Recognizing that $G \times R_{IN} \ll R_F$ for low gains, it can be seen to the first order that bandwidth for this amplifier is independent of gain (G). Considering that additional poles contribute excess phase at high frequencies, there is a minimum feedback resistance below which peaking or oscillation may result. This fact is used to determine the optimum feedback resistance, $R_{\rm F}$ . In practice parasitic capacitance at the inverting input terminal will also add phase in the feedback loop so that picking an optimum value for $R_{\rm F}$ can be difficult. Achieving and maintaining gain flatness of better than 0.1 dB at frequencies above 10 MHz requires careful consideration of several issues. #### Choice of Feedback and Gain Resistors The fine scale gain flatness will, to some extent, vary with feedback resistance. It is therefore recommended that once optimum resistor values have been determined, 1% tolerance values should be used if it is desired to maintain flatness over a wide range of production lots. Table I shows optimum values for several useful gain configurations. These should be used as a starting point in any application. Table I. Driver Resistor Values | | $R_{F}(\Omega)$ | $R_G(\Omega)$ | |-----------------------------------|--------------------------|-------------------------------| | $G = +1 \\ -1 \\ +2 \\ +5 \\ +10$ | 604<br>499<br>499<br>499 | ∞<br>499<br>499<br>125<br>110 | ### **DRIVER DC ERRORS AND NOISE** There are three major noise and offset terms to consider in a current feedback amplifier. For offset errors refer to the equation below. For noise error the terms are root-sum-squared to give a net output error. In the circuit below (Figure 43), they are input offset $(V_{\text{IO}})$ which appears at the output multiplied by the noise gain of the circuit $(1 + R_F/R_G)$ , noninverting input current $(I_{BN} \times R_N)$ also multiplied by the noise gain, and the inverting input current, which when divided between R<sub>F</sub> and R<sub>G</sub> and subsequently multiplied by the noise gain always appear at the output as $I_{BI} \times R_F$ . The input voltage noise of the AD816 is less than 4 nV/ $\sqrt{\text{Hz}}$ . At low gains, however, the inverting input current noise times R<sub>F</sub> is the dominant noise source. Careful layout and device matching contribute to better offset and drift. The typical performance curves in conjunction with the equations below can be used to predict the performance of the AD816 in any application. $$V_{OUT} = VIO\left(1 + \frac{R_F}{R_G}\right) \pm I_{BN} R_N \left(1 + \frac{R_F}{R_G}\right) \pm I_{BI} R_F$$ Figure 43. Driver Output Offset Voltage ### THEORY OF OPERATION (RECEIVER) Each AD816 receiver is a wide band high performance operational amplifier. It also provides a constant slew rate, bandwidth and settling time over its entire specified temperature range. The AD816 receiver consists of a degenerated NPN differential pair driving matched PNPs in a folded-cascode gain stage. The output buffer stage employs emitter followers in a class AB amplifier which deliver the necessary current to the load while maintaining low levels of distortion. A protection resistor in series with the noninverting input is required in circuits where the input to the receiver could be subject to transients on continuous overload voltages exceeding the $\pm 6$ V maximum differential limit. The resistor provides protection for the input transistors, by limiting their maximum base current. REV. 0 –11– ### **AD816** ### PRINTED CIRCUIT BOARD LAYOUT CONSIDERATIONS As to be expected for a wideband amplifier, PC board parasitics can affect the overall closed-loop performance. Of concern are stray capacitances at the output and the inverting input nodes. If a ground plane is to be used on the same side of the board as the signal traces, a space (5 mm min) should be left around the signal lines to minimize coupling. ### POWER SUPPLY BYPASSING Adequate power supply bypassing can be critical when optimizing the performance of a high frequency circuit. Inductance in the power supply leads can form resonant circuits that produce peaking in the amplifier's response. In addition, if large current transients must be delivered to the load, then bypass capacitors (typically greater than 1 $\mu F$ ) will be required to provide the best settling time and lowest distortion. A parallel combination of 10.0 $\mu F$ and 0.1 $\mu F$ is recommended. Under some low frequency applications, a bypass capacitance of greater than 10 $\mu F$ may be necessary. Due to the large load currents delivered by the AD816, special consideration must be given to careful bypassing. The ground returns on both supply bypass capacitors as well as signal common must be "star" connected as shown in Figure 44. Figure 44. Signal Ground Connected in "Star" Configuration ### **POWER CONSIDERATIONS** The 500 mA drive capability of the AD816 driver enables it to drive a 50 $\Omega$ load at 40 V p-p when it is configured as a differential driver. This implies a power dissipation, $P_{\rm IN}$ , of nearly 5 watts. To ensure reliability, the junction temperature of the AD816 should be maintained at less than 175°C. For this reason, the AD816 will require some form of heat sinking in most applications. The thermal diagram of Figure 45 gives the basic relationship between junction temperature $(T_J)$ and various components of $\theta_{IA}$ . $$T_{\mathcal{I}} = T_A + P_{IN} \, \theta_{\mathcal{I}A}$$ Equation 1 Figure 45. A Breakdown of Various Package Thermal Resistances Figure 46 gives the relationship between output voltage swing into various loads and the power dissipated by the AD816 ( $P_{\rm IN}$ ). This data is given for both sine wave and square wave (worst case) conditions. It should be noted that these graphs are for mostly resistive (phase $<\!\pm10^\circ$ ) loads. When the power dissipation requirements are known, Equation 1 and the graph on Figure 47 can be used to choose an appropriate heat sinking configuration. Figure 46. Total Power Dissipation vs Differential Driver Output Voltage -12- REV. 0 Normally, the AD816 will be soldered directly to a copper pad. Figure 47 plots $\theta_{JA}$ against size of copper pad. This data pertains to copper pads on both sides of G10 epoxy glass board connected together with a grid of feedthroughs on 5 mm centers. This data shows that loads of 100 ohms or greater will usually not require any more than this. This is a feature of the AD816's 15-lead power SIP package. An important component of $\theta_{JA}$ is the thermal resistance of the package to heatsink. The data given is for a direct soldered connection of package to copper pad. The use of heatsink grease either with or without an insulating washer will increase this number. Several options now exist for dry thermal connections. These are available from Bergquist as part # SP600-90. Consult with the manufacturer of these products for details of their application. Figure 47. Power Package Thermal Resistance vs. Heat Sink Area ### **Other Power Considerations** There are additional power considerations applicable to the AD816. First, as with many current feedback amplifiers, there is an increase in supply current when delivering a large peak-to-peak voltage to a resistive load at high frequencies. This behavior is affected by the load present at the amplifier's output. Figure 12 summarizes the full power response capabilities of the AD816 driver. These curves apply to the differential driver applications (right-hand side of Figure 52). In Figure 12, maximum continuous peak-to-peak output voltage is plotted vs. frequency for various resistive loads. Exceeding this value on a continuous basis can damage the AD816. The AD816 is equipped with a thermal shutdown circuit. This circuit ensures that the temperature of the AD816 die remains below a safe level. In normal operation, the circuit shuts down the AD816 at approximately 180°C and allows the circuit to turn back on at approximately 140°C. This built-in hysteresis means that a sustained thermal overload will cycle between power-on and power-off conditions. The thermal cycling typically occurs at a rate of 1 ms to several seconds, depending on the power dissipation and the thermal time constants of the package and heat sinking. Figures 48 and 49 illustrate the thermal shutdown operation after driving OUT1 to the + rail, and OUT2 to the – rail, and then short-circuiting to ground each output of the AD816. The AD816 will not be damaged by momentary operation in this state, but the overload condition should be removed. Figure 48. OUT2 Shorted to Ground Through a 2 $\Omega$ Resistor, Square Wave Is OUT1, $R_F = 1 \ k\Omega$ , $R_G = 222 \ \Omega$ Figure 49. OUT1 Shorted to Ground Through a 2 $\Omega$ Resistor, Square Wave Is OUT2, $R_F = 1 \ k\Omega$ , $R_G = 222 \ \Omega$ REV. 0 -13- ### **AD816** ### APPLICATIONS ### **ADSL Transceiver** The AD816 is designed for the primary purpose of providing an integrated solution for the transmit and receive functions of an ADSL modem. ADSL or Asymmetrical Digital Subscriber Line is a means for delivering up to 6 Mbps from a telephone central office (CO) into a home over the conventional telephone twisted pair (local loop) and a few hundred kbps simultaneously in the opposite direction. The transmit/receive block is commonly referred to as a hybrid, which is an old telephone term, and the function was originally performed with passive circuitry in early phone systems. The hybrid's function is to deliver maximum transmit power down the line, while providing the receive circuitry with a maximum receive signal and a minimized (self) transmit signal. As the line gets longer, this separation becomes much more difficult, because the transmit signal must be larger to reach the other end with acceptable SNR, while the receive signal is more attenuated by the longer line. The figure of merit for the performance of the hybrid is commonly called trans-hybrid loss and is a measure of how much the transmit signal that appears in the receive circuit has been attenuated relative to the amplitude of the transmit signal itself. It is measured in dBs and is a function of frequency. In addition to the passive circuits that have been used over time, active circuit techniques can enhance the hybrid's performance. Figure 50 shows one of the various hybrid circuits that uses the AD816 in an ADSL application. The high power op amps serve as the transmitter, while the low noise amplifiers serve as the receiver. The power amplifiers of the AD816 (D1 and D2) are arranged in a differential configuration that receives its inputs from the differential outputs of a D/A converter. The outputs differentially drive the transformer primary with a turns ratio of 1:2. The line on the secondary side of the transformer has an impedance of 120 $\Omega$ . Thus one quarter of this resistance (30 $\Omega$ ) is required for back termination on the primary side due to the impedance scaling by the square of the turns ratio. This resistance is divided in half (15 $\Omega$ ) and put on each side of the drive buffers for symmetry (R101 and R201). The receive section (R1 and R2) is configured as a pair of difference amplifiers that together produce a differential output that consists of the receive signal in addition to the transmit signal attenuated by the trans-hybrid loss. The circuit is highly symmetrical, so a single-ended explanation can be easily generalized to understand the differential operation. D1 output terminals (Pin 6 of the AD816) drives the top of the primary of T1 through R101. A voltage divider is formed Figure 50. AD816 as an ADSL Transceiver -14- REV. 0 by R101 and all the downstream circuitry comprised of T1, the transmission line and its termination. For an ideal transformer, transmission line and termination, this will appear to be 15 $\Omega$ , and thus the signal appearing at Pins 1 and 2 of T1 will be the output of D1 divided by two in the ideal case. This signal is applied to the input of R1 (Receive 1 of the AD816) (Pin 3) via R105. In some ADSL systems (DMT), there is a need to transmit higher crest factor signals. Typically this is done by increasing the turns ratio of T1 to as much as 4:1. In this case, R101 and R201 would be $3.75~\Omega$ , and the peak current of the AD816 (1 A) would be the drive limit of the transmitter. R1 is configured as a difference amplifier. The negative side (Pin 2) is driven by another signal that is a divided down version of the output of D1. This circuit is formed by R102 as one side of the voltage divider along with R103, C101, R104 and L101 as the other half of the divider. If the frequency dependent impedance part of this circuit matches the transformer, transmission line and termination impedance, then the signals applied to both sides of the difference-amp-configured R1 will be the same, and the transmit signal will be totally subtracted out by the circuit. In a real-world situation, it is not practical (or even possible) to subtract out all of the transmit signal (100% trans-hybrid loss), but only provide a first order cancellation which goes a long way toward reducing the dynamic range of the RCVOUT signal. The overall performance of this circuit depends on the ability to build a lumped element network that matches the impedance of the transmission line over the frequency range required for ADSL ( $\approx$ 20 kHz to 1.1 MHz). The circuits formed by D2 and R2 of the AD816 are totally symmetric with those formed by D1 and R1 and work in the same fashion. All the components in the D1, R1 circuits that are numbered with 100 range numbers are numbered with 200 range numbers in the D2, R2 circuits. The receive signal from the telephone line creates a differential signal across the primary of T1. There is, however, a two to one reduction in amplitude due to turns ratio of T1. This differential signal is applied to the + inputs (Pins 3 and 12) of R1 and R2. The receive amplifiers buffer this signal and present a differential output at Pins 1 and 14. There is no significant receive signal applied to the negative inputs of R1 and R2 due to the attenuating effects of R101 and R201 and the low output impedances of D1 and D2. Thus, the overall circuit provides first order cancellation of the transmit signal and differential buffering of the receive signal. ### **Dual Composite Amplifier** A composite amplifier uses two different op amps together in a circuit to yield an overall performance that has some of the advantages of each op amp. In the case of the AD816, two composite amplifiers can be constructed that offer the low noise of the receiver amps in addition to the high current output of the driver amps. The circuit in Figure 51 shows an example of such a circuit. It uses receiver amp R1 for the low noise first stage and driver D1 for the high output current second stage. Both local and overall feedback are used to get the desired response. Figure 51. AD816 Composite Amplifier #### **Creating Differential Signals** If only a single-ended signal is available to drive the AD816 and a differential output signal is desired, a circuit can be used to perform the single-ended to differential conversion. The circuit shown in Figure 52 performs this function. It uses the AD816 with the gain of one receiver set at +1 and the gain of the other at –1. The 1 k $\Omega$ resistor across the input terminals of the follower makes the noise gain (NG = 2) equal to the inverter's. The two receiver outputs then differentially drive the inputs to the AD816 driver with no common-mode signal to first order. Figure 52. Differential Driver with Single-Ended Differential Converter REV. 0 –15– ### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). ### 15-Pin Surface Mount DDPAK (VR-15) #### 0.110 (2.79) 0.152 (3.86) BSC 0.148 (3.76) 0.063 (1.60) 0.394 0.057 (1.45) 0.148 (3.76) **←** (10.007) 0.137 (3.479) TYP 0.516 (13.106) <u></u> 0.694 (17.63) 0.042 (10.82) (1.066) TYP 0.088 (2.24) $\oplus$ 0.426 ( ⊕, 0.080 (2.03) 0.065 (1.65) 2 PLACES 0.079 (2.006) - 0.600 (15.24) BSC DIA 2 PLACES 0.024 (0.61) 0.798 (20.27) 0.014 (0.36) 0.778 (19.76) 0.182 (4.62) 0.172 (4.37) 0.100 (2.54) 0.031 (0.79) SEATING BSC 0.024 (0.60) PLANE ### 15-Pin Through Hole SIP with Staggered Leads and 90° Lead Form (Y-15) ### 15-Pin Through Hole SIP with Staggered Leads and Straight Lead Form (YS-15)