### INTEGRATED CIRCUITS ## DATA SHEET # **VES1820X**Single chip DVB-C channel receiver Product specification File under Integrated Circuits, IC02 ### Single chip DVB-C channel receiver **VES1820X** ### **FEATURES** - 16/32/64/128/256 QAM demodulator (DVB-C compatible : ETS 300-429). - On chip 9-bit ADC. - On chip PLL for crystal frequency multiplication. - · Digital down conversion. - Half Nyquist filters (roll off = 15 %). - Automatic gain control PWM output (AGC). - Symbol timing recovery, with programmable second order loop filter. - Variable symbol rate capability from SACLK/64 to SACLK/4 (SACLK max = 36 MHz) - Programmable anti-aliasing filters. - Full digital carrier recovery loop. - Carrier acquisition range up to 8 % of symbol rate. - Integrated adaptative equalizer (Linear Transversal Equalizer or Decision Feedback Equalizer). - On chip FEC decoder (Deinterleaver & RS decoder), full DVB-C compliant. - DVB compatible differential decoding and mapping. - Parallel or serial transport stream interface. - I2C bus interface, for easy control. - CMOS 0.35μm technology. ### **APPLICATIONS** - DVB-C fully compatible. - Digital data transmission using QAM modulations. - · Cable demodulation. - Cable modems - MMDS (ETS 300-429). ### **DESCRIPTION** The VES1820X is a single chip channel receiver for 16, 32, 64, 128 and 256-QAM modulated signals. The device interfaces directly to the IF signal, which is sampled by a 9-bit AD converter. The VES1820X performs the clock and the carrier recovery functions. The digital loop filters for both clock and carrier recovery are programmable in order to optimize their characteristics according to the current application. After base band conversion, equalization filters are used for echo cancellation in cable applications. These filters are configured as T-spaced transversal equalizer or DFE equalizer, so that the system performance can be optimized according to the network characteristics. A proprietary equalization algorithm, independent of carrier offset, is achieved in order to assist carrier recovery. Then a decision directed algorithm takes place, to achieve final equalization convergence. The VES1820X implements a FORNEY convolutional deinterleaver of depth 12 blocks and a Reed-Solomon decoder which corrects up to 8 erroneous bytes. The deinterleaver and the RS decoder are automatically synchronized thanks to the frame synchronization algorithm which uses the MPEG2 sync byte. Finally descrambling according to DVB-C standard, is achieved at the Reed Solomon output. This device is controlled via an I2C bus. Designed in 0.35 $\mu m$ CMOS technology and housed in a 100 pin MQFP package, the VES1820X operates over the commercial temperature range. ### Single chip DVB-C channel receiver VES1820X ### **FIGURE 1 : FUNCTIONAL BLOCK DIAGRAM** ### Single chip DVB-C channel receiver **VES1820X** **TABLE 1: ABSOLUTE MAXIMUM RATINGS** | Parameter | Min | Max | Unit | |------------------------------------|-------|-----------|------| | Ambient operating temperature : Ta | 0 | 70 | °C | | DC supply voltage | - 0.5 | + 4.1 | V | | DC Input voltage | - 0.5 | VDD + 0.5 | V | | DC Input Current | | ± 20 | mA | | Lead Temperature | | +300 | °C | | Junction Temperature | | +150 | °C | Stresses above the absolute maximum ratings may cause permanent damage to the device. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. **TABLE 2: RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |------------------|---------------------------|-----------------|------|------------|------|--------------------------------------| | VDD | Digital supply voltage | 3.14 | 3.3 | 3.46 | V | 3.3V ±5% | | VCC | 5V supply | 4.75 | 5 | 5.25 | V | pin 17 | | Та | Operating temperature | 0 | | 70 | °C | Ambient temperature | | VIH <sup>1</sup> | High-level input voltage | 2 | | VCC + 0.3 | V | TTL input | | VIL | Low-level input voltage | -0.5 | | 0.8 | V | TTL input | | VOH <sup>2</sup> | High-level output voltage | VDD -0.1<br>2.4 | | | V | @ IOH = -0.8 mA<br>@ IOH = + 2mA | | VOL <sup>2</sup> | Low-level output voltage | | | 0.1<br>0.4 | V | @ IOL = 0.8 mA<br>@ IOL = + 2mA | | IDD | Supply current | | 200 | | mA | @XIN = 57.84Mhz<br>Symbol Rate =6Mbd | | CIN | Input capacitance | | 15 | | pF | | | COUT | Output capacitance | | 15 | | pF | | | VD2, VD3, VD4 | Analog supply voltage | 3.14 | 3.3 | 3.46 | V | 3.3V ± 5% | | VIP | Positive analog input | | 0.5 | | V | | | VIM | Negative analog input | | -0.5 | | V | | \_ <sup>&</sup>lt;sup>1</sup> All inputs are 5V tolerant $<sup>^{2}</sup>$ IOH, IOL = $\pm$ 4mA only for pins SACLK, OCLK, SDA, CTRL1, CTRL2, IT ### Single chip DVB-C channel receiver VES1820X ### **FUNCTIONAL DESCRIPTION** #### > ADC The VES1820X implements a 9-bit analog to digital converter. No external voltage references are required to use the ADC. ### ▶ PLL The VES1820X implements a PLL used as clock multiplier by 1, 2, 3, 4, 5, 6, 7 or 8, so that the crystal can be low frequency (fundamental tone). #### > DOWN CONVERTER AND NYQUIST FILTERS The digital down converter performs the down conversion of the bandpass input signal into the 2 classical quadrature I & Q channels. Then these two signals are passed through anti-alias filters and through a half Nyquist filter having a fixed roll-off of 0.15. The digital filter gives a stop band attenuation of more than 40 dB. #### > EQUALIZER After Nyquist filtering, the signal is fed to an equalization filter, for echo cancellation. This equalizer can be configured as either a transversal Equalizer or a decision feedback equalizer. The following table shows some echos configuration that the VES1820X corrects with an equivalent degradation of less than 1dB @ BER = $10^{-4}$ . | DELAY | AMPLITUDE | PHASE | |-------|-----------|-------| | (nS) | (dB) | | | 50 | -10 | worst | | 150 | -12 | | | and | and | worst | | 800 | -20 | | | 1600 | -20 | worst | #### > CARRIER RECOVERY The carrier synchronizer implements a fully digital algorithm allowing to recover carrier frequency offsets up to $\pm$ 8 % symbol rate. A phase error detector followed by a programmable second order loop filter provides an estimation of the carrier phase, to compensate the input carrier frequency offset. ### > CLOCK RECOVERY A timing error detector implements an application of Gardner algorithm for digital clock recovery. The resulting error is fed to a programmable second order loop filter, which provides a 8-bit command to the NCO block. This one allows to determine the right sampling time instant of the input signal. ### > AUTOMATIC GAIN CONTROL An estimation of input signal magnitude is performed and compared to a threshold value which is programmable via the microcontroller interface. The resulting error is then filtered to produce an 10-bit command which is then PWM encoded and provided on pin VAGC. The PWM signal can be passed through a single RC filter to control the input gain amplifier. #### > OUTPUT INTERFACE After carrier recovery, the demodulated output symbol must be decoded according to the constellation diagram given by DVB standard for 16, 32, 64, 128 and 256 QAM. The resulting symbols are then differentially decoded (DVB compliant) and serially provided to the FEC part. #### > BLOCK SYNCHRONIZATION At demodulator output, the length of some error bursts may exceed that which can be reliably corrected by the Reed-Solomon decoder. The implemented de-interleaving is a convolutional one (Forney) of depth 12. The first operation consists in synchronizing the de-interleaver. This is accomplished by detecting $\alpha$ consecutive MPEG2 sync words (or sync) which are present as the first byte of each packet. ### Single chip DVB-C channel receiver VES1820X Next, the RAM memory associated with the deinterleaver fills up and the first deinterleaved bytes are provided to the input of the Reed-Solomon decoder. The state machine of the de-interleaver goes to the control phase which counts $\beta$ consecutive missed MPEG2 sync words (or $\overline{\text{sync}}$ ) before declaring the system desynchronized and going back to the synchronization phase. $\alpha$ and $\beta$ are programmable through the I2C interface. When the inverted sync word is detected at the input of the de-interleaver, the bytes provided to the Reed-Solomon decoder are inverted at the output of the deinterleaver. #### > REED-SOLOMON DECODER The Reed-Solomon decoder decodes the symbol stream from the de-interleaver according to the (204, 188) shortened Reed-Solomon code. Synchronization to Reed-Solomon code is defined over the finite Galois field GF (2<sup>8</sup>). The field generator polynomial is given by: $$G(\mathbf{x}) = \prod_{i=0}^{15} (\mathbf{x} + \alpha^{i})$$ This Reed-Solomon decoder corrects up to eight erroneous symbols in each block. When the correction capability of the decoder is exceeded, the block is not changed and is provided as it has been entered. In this case the flag UNCOR is set and the MSB of the second byte in the MPEG2 frame is forced to one (error indicator). The correction capability of the RS decoder can be inhibited. #### DESCRAMBLER In order to comply with energy dispersal requirements of radio transmission regulations and to ensure adequate binary transitions, the MPEG2 frames are scrambled at the encoder side. Dual operation is achieved at the output of the Reed-Solomon decoder using the same scrambler/descrambler. The polynomial for the pseudo random binary sequence (PRBS generator is 1 + x + x. The PRBS registers are initialized at the start of every eight transport packets. To provide an initialization signal for the descrambler, the MPEG2 sync byte of the first transport packet is inverted from 47 to B8 . When detected, the descrambler is loaded with the initial sequence "100101010000000". The descrambler can be inhibited. #### > INTERFACE The VES1820X integrates an I2C interface in slave mode. This I2C interface fulfills the Philips component I2C bus specification. ### Single chip DVB-C channel receiver VES1820X ### **INPUT - OUTPUT SIGNAL DESCRIPTION** | SYMBOL | PIN NUMBER | TYPE | DESCRIPTION | |-------------|-------------------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLR# | 27 | I | The CLR# input is asynchronous and active low, and clears the VES1820X. When CLR# goes low, the circuit immediately enters its RESET mode and normal operation will resume 4 XIN falling edges later after CLR# returned high. The I2C register contents are all initialized to their default values. The minimum width of CLR# at low level is 4 XIN clock periods. | | XIN | 2 | I | XTAL oscillator input pin. Typically a fundamental XTAL oscillator is connected between the XIN and XOUT pins (see typical application on FIGURE 10 page 15). The XTAL frequency MUST be chosen so that the system frequency SYSCLK (= XIN * multiplying factor of the PLL) equals to 1.6 times the tuner output Intermediate Frequency: SYSCLK = 1.6 x IF. | | XOUT | 3 | 0 | XTAL oscillator output pin. Typically a fundamental XTAL oscillator is connected between the XIN and XOUT pins (see typical application FIGURE 10 page 15). | | SACLK | 18 | O<br>(5V) | Sampling CLocK. This output clock can be fed to an external 9-bit ADC as the sampling clock.SACLK = SYSCLK/2. | | FI[8:0] | 5,6,7,8,12,<br>13,14,15,16 | I | FI [8:0] is the 9-bit input of the IF signal. FI[8:0] is the output of an external A/D converter. FI[8] is the MSB. When not used, must be tied to ground. | | VAGC | 20 | O<br>(5V) | PWM encoded output signal for AGC. This signal is typically fed to the AGC amplifier through a single RC network (see typical application FIGURE 11 page 16). The maximum signal frequency on VAGC output is XIN/16. AGC information is refreshed every 1024 symbols. | | DO[7:0] | 46,49,50,51<br>52,53,54,55 | O<br>(3.3V) | Data Output bus . These 8-bit parallel data are the outputs of the VES1820X after demodulation, de-interleaving, RS decoding and descrambling. When one of the two possible parallel interfaces is selected (Parameter SERINT=0, index 20 <sub>16</sub> ) then DO[7:0] is the transport stream output. When the serial interface is selected (Parameter SERINT=1, index 20 <sub>16</sub> ) then the serial output is on pin DO[0] (pin 55). | | OCLK | 44 | O<br>(3.3V) | Output CLock. OCLK is the output clock for the parallel DO[7:0] outputs. OCLK is internally generated depending on which interface is selected. | | DEN | 45 | O<br>(3.3V) | Data ENable: this output signal is high when there is a valid data on output bus DO[7:0]. | | UNCOR | 42 | O<br>(3.3V) | UNCORrectable packet. This output signal is high when the provided packet is uncorrectable (during the 188 bytes of the packet). The uncorrectable packet is not affected by the Reed Solomon decoder, but the MSB of the byte following the sync. byte is forced « 1 » for the MPEG2 process: Error Flag Indicator (if RSI and IEI are set low in the I2C table). | | PSYNC | 43 | O<br>(3.3V) | Pulse SYNChro. This output signal goes high when the sync byte $(47_{16})$ is provided, then it goes low until the next sync byte. If the serial interface is selected, then PSYNC is high only during the first bit of the sync byte $(47_{16})$ . See FIGURE 8 page 14. | | TESTO[16:0] | 78,77,76,75,74<br>71,70,69,68,67<br>64,63,62,61,60<br>57,56 | O<br>(3.3V) | TESTO [16:0] is 17-bit Test output bus. | ### Single chip DVB-C channel receiver VES1820X | SYMBOL | PIN NUMBER | TYPE | DESCRIPTION | |---------------------------------------|------------|--------------|---------------------------------------------------------------------------------| | IICDIV[1:0] | 21,22 | I | IICDIV[1:0] allow to select the frequency of the I2C internal system | | | • | | clock, depending on the crystal frequency. Internal I2C clock is a | | | | | division of XIN by 2 <sup>IICDIV</sup> and must be between 6 and 20 MHz. | | SADDR[1:0] | 23,24 | I | SADDR[1:0] are the 2 LSBs of the I2C address of the VES1820X. | | | | | The MSBs are internally set to 00010. Therefore the complete I2C | | | | | address of the VES1820X is (MSB to LSB): 0, 0, 0, 1, 0, SADDR[1], | | | | | SADDR[0]. | | SDA | 26 | I/O | SDA is a bidirectional signal. It is the serial input/output of the I2C | | | | (5V) | internal block. A pull-up resistor (typically 4.7 kΩ) must be connected | | | | | between SDA and VDD for proper operation (Open Drain output). | | SCL | 25 | I | I2C clock input. SCL should nominally be a square wave with a | | | | | maximum frequency of 400KHz. SCL is generated by the system I2C | | | | | master. | | TEST | 19 | I | Test input pin. For normal operation of the VES1820X, TEST must | | | | | be grounded. | | TRST | 35 | ı | Test ReSeT. This active low input signal is used to reset the TAP | | | | | controller when in boundary scan mode. In normal mode of operation | | | | | TRST must be set low. | | TDO | 37 | 0 | Test Data Out. This is the serial Test output pin used in boundary | | | | (5V) | scan mode. Serial Data are provided on the falling edge of TCK. | | TCK | 33 | I | Test ClocK : an independant clock used to drive the TAP controller | | | | | when in boundary scan mode. In normal mode of operation, TCK | | | | | must be grounded. | | TDI | 34 | ı | Test Data In. The serial input for Test data and instruction when in | | | | | boundary scan mode. In normal mode of operation, TDI must be set | | | | | to GND. | | TMS | 36 | - 1 | Test Mode Select. This input signal provides the logic levels needed | | | | | to change the TAP controller from state to state. In normal mode of | | | | | operation, TMS must be set to VDD. | | CTRL1 | 31 | I/O | CTRL1 is equivalent to SDA I/O of VES1820X but can be tri-stated | | | | (5V) | by I2C programmation. It is actually the output of a switch controlled | | | | | by parameter BYPIIC of register TEST (index $0F_{16}$ ). CTRL1 is open | | | | | drain output, and therefore requires an external pull up resistor. | | CTRL2 | 32 | 0 | CTRL2 can be configured to be a control line output or to output SCL | | | | (5V) | input. This is controlled by parameter BYPIIC of register TEST (index | | | | | 0F <sub>16</sub> ). CTRL2 is an open drain output and therefore requires an | | | | | external pull up resistor. | | IT | 38 | 0 | InTerrupt line. This active low output interrupt line can be configured | | | | (5V) | by the I2C interface. See registers ITsel (index 32,6) and ITstat | | | | | (index 33 <sub>16</sub> ). IT is an open drain output and therefore requires an | | | | | external pull up resistor. | | FEL | 39 | 0 | By default FEL is a front-end lock indicator. In this case FEL is an | | | | (5V) | open drain output and therefore requires an external pull up resistor. | | | | | But FEL can also be configured to output a PWM signal, which value | | | | | can be programmed through the I2C interface (see register | | | | <del> </del> | PWMREF, index 34 <sub>16</sub> ). | | VIP | 92 | | Positive input to the A/D converter. This pin is DC biased to half- | | | | 1 | supply through an internal resistor divider (2 x 10kΩ resistors). In | | | | 1 | order to remain in the range of the ADC, the voltage difference | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | <del> </del> | between pins VIP and VIM should be between -0.5 and 0.5 volts. | | VIM | 91 | l | Negative input to the A/D converter. This pin is DC biased to half- | | | | | supply through an internal resistor divider (2 x $10k\Omega$ resistors). In | | | | | order to remain in the range of the ADC, the voltage difference | | | | | between pins VIP and VIM should be between -0.5 and 0.5 volts. | ### Single chip DVB-C channel receiver VES1820X | SYMBOL | PIN NUMBER | TYPE | DESCRIPTION | |--------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CMCAP | 85 | I | This pin is connected to a tap point on an internal resistor divider used to create CMO and CMI. An external capacitor of value $0.1\mu f$ should be connected between this point and ground to provide good power supply rejection from the positive supply at higher frequencies. | | RBIAS | 82 | I | An external resistor of value $3.3k\Omega$ should be connected between this pin and ground to provide good accurate bias currents for the analog circuits on the ADC. | | VREF | 88 | 0 | This is the output of an on-chip resistor divider. An external capacitor of value $0.1\mu f$ should be connected between this point and ground to provide good power supply rejection from the positive supply at higher frequencies. Reference voltages VREFP and VREFM are derived from the voltage on VREF. | | VREFP | 87 | 0 | This is a positive voltage reference for the A/D converter. It is derived from the voltage on pin VREF through an on-chip fully-differential amplifier. The voltage on this pin is nominally equal to CMO + 0.25 volts. | | VREFM | 86 | 0 | This is the negative voltage reference for the A/D converter. It is derived from the voltage on pin VREF through an on-chip fully-differential amplifier. The voltage on this pin is nominally equal to CMO- 0.25 volts. | | СМО | 84 | 0 | This pin provides the common-mode out voltage for the analog circuits on the ADC. It is the buffered version of a voltage derived from an on-chip resistor devider, and has a nominal value of 0.5 x VD3. | | СМІ | 83 | 0 | This pin provides the common-mode in voltage for the analog circuits on the ADC. It is the buffered version of a voltage derived from an on-chip resistor devider, and has a nominal value of 0.75 x VD3. | | VD1 | 81 | I | Power supply input for the digital switching circuitry (3.3 typ). | | VS1 | 80 | I | Ground return for the digital switching circuitry. | | VD2 | 94 | I | Power supply input for the analog clock drivers (3.3V typ). | | VS2 | 93 | I | Ground return for the analog clock drivers. | | VD3 | 89 | I | Power supply input for the analog circuits (3.3V typ). | | VS3 | 90 | I | Ground return for analog circuits. | | VD4 | 95 | I | Power supply input that connects to an n-well guard ring that surrounds the ADC (3.3V typ). | | DVCC | 96 | I | 3.3V supply for the digital section of the PLL. | | DGND | 97 | I | Ground connection for the digital section of the PLL. | | PLLGND | 98 | I | Ground connection for the analog section of the PLL. | | PLLVCC | 99 | I | 3.3V supply for the analog section of the PLL. | | PPLUS | 100 | | P-well bias for the analog section of the PLL. Must be tied to 0V. | ### Single chip DVB-C channel receiver **VES1820X** ### **FIGURE 2: BLOCK DIAGRAM** ### **FIGURE 3: PIN DIAGRAM** ### Single chip DVB-C channel receiver VES1820X ### **TABLE 3: PIN DESCRIPTION** | Pin | Pin Name | Direction | |------------------|----------------------------------|-----------| | 1 | VDD | - | | 2 | XIN | I | | 3 | XOUT | 0 | | 2<br>3<br>4<br>5 | GND | - | | 5 | FI[8] | I | | 6 | FI[7] | I | | 7 | FI[6] | I | | 8 | FI[6]<br>FI[5] | I | | 9 | VDD<br>GND | - | | 10 | GND | - | | 11 | GND | - | | 12 | FI[4] | I | | 13 | FI[3] | I | | 14 | FI[4]<br>FI[3]<br>FI[2]<br>FI[1] | I | | 15 | FI[1] | I | | 16 | FI[0] | I | | 17 | VCC | - | | 18 | VCC<br>SACLK | 0 | | 19 | TEST<br>VAGC | 1 | | 20 | VAGC | 0 | | 21 | IICDIV[1] | I | | 22 | IICDIV[1] | I | | 23 | SADDR[1] | I | | 24 | SADDR[1]<br>SADDR[0] | I | | 25 | SCL | I | | 26 | SDA | I/O | | 27 | CLR# | I | | 28 | VDD | - | | 29 | GND | - | | 30 | GND | - | | 31 | CTRL1 | I/O | | 32 | CTRL2 | OD | | 33 | TCK | I | | | I | | |-----|----------------|------------------------------------------| | Pin | Pin Name | Direction | | 34 | TDI | I | | 35 | TRST | I | | 36 | TMS | I | | 37 | TDO | OD | | 38 | IT | OD | | 39 | FEL | OD | | 40 | VDD | - | | 41 | GND | - | | 42 | UNCOR | 0 | | 43 | PSYNC | 0 | | 44 | OCLK | 0 | | 45 | DEN | 0 | | 46 | DO[7] | 0 | | 47 | VDD | - | | 48 | GND | - | | 49 | DO[6] | 0 | | 50 | DO[5] | 0 | | 51 | DO[4] | 0 | | 52 | DO[3]<br>DO[2] | 0 | | 53 | DO[2] | 0 | | 54 | DO[1] | 0 | | 55 | DO[0] | 0 | | 56 | TESTO[0] | 0 | | 57 | TESTO[1] | 0 | | 58 | VDD | - | | 59 | GND | - | | 60 | TESTO[2] | 0 | | 61 | TESTO[3] | 0 | | 62 | TESTO[4] | 0 | | 63 | TESTO[5] | 0 | | 64 | TESTO[6] | 0 | | 65 | VDD | OD O | | 66 | GND | - | | Pin | Pin Name | Direction | |-----|-----------|----------------------------| | 67 | TESTO[7] | 0 | | 68 | TESTO[8] | 0 | | 69 | TESTO[9] | 0 | | 70 | TESTO[10] | 0 | | 71 | TESTO[11] | 0 | | 72 | VDD | - | | 73 | GND | - | | 74 | TESTO[12] | 0 | | 75 | TESTO[13] | 0 | | 76 | TESTO[14] | 0 | | 77 | TESTO[15] | 0 | | 78 | TESTO[16] | -<br>-<br>0<br>0<br>0<br>0 | | 79 | VS4 | - | | 80 | VS1 | - | | 81 | VD1 | - | | 82 | RBIAS | I | | 83 | CMI | 0 | | 84 | CMO | 0 | | 85 | CMCAP | 0 | | 86 | VREFM | 0 | | 87 | VREFP | 0 | | 88 | VREF | 0 | | 89 | VD3 | - | | 90 | VS3 | -<br>I | | 91 | VIM | I | | 92 | VIP | I | | 93 | VS2 | - | | 94 | VD2 | - | | 95 | VD4 | - | | 96 | DVCC | - | | 97 | DGND | - | | 98 | PLLGND | | | 99 | PLLVCC | | | 100 | PPLUS | - | ### Notes: <sup>1.</sup>All inputs (I) are TTL, 5V tolerant inputs <sup>2.</sup>OD are Open Drain 5V outputs, so they must be connected to a pull-up resistor to either VDD or VCC ### Single chip DVB-C channel receiver VES1820X ### **FIGURE 4: INPUT TIMING** ### **FIGURE 5 : OUTPUT TIMING** ### **TABLE 4: TIMING CHARACTERISTICS** | Symbol | Parameter | Min | Max | Unit | Notes | |---------|--------------------------------------------------------------------|-----|-----|------|--------------------| | Txin | XIN period | 14 | | nS | | | Tr | Rising edge | | 2 | nS | | | Tf | Falling edge | | 2 | nS | | | Tsu | Set-up time to SACLK rising | 3 | | nS | | | Thd | Hold time to SACLK rising | 0 | | nS | | | Tpr | Propagation delay from rising edge of XIN | 3 | 8 | nS | | | Toclk | OCLK period | 112 | | nS | Parallel interface | | | | 14 | | nS | Serial interface | | Toclkwh | OCLK clock high | 56 | | nS | Parallel interface | | | | 7 | | nS | Serial interface | | Toclkwl | OCLK clock low | 56 | | nS | Parallel interface | | | | 7 | | nS | Serial interface | | Tsus | Set-up time to OCLK falling | 6 | | nS | Serial interface | | Thds | Hold time to OCLK falling | 6 | | nS | Serial interface | | Tpd | Propagation delay from rising edge of OCLK (DO, DEN, PSYNC, UNCOR) | 1 | | nS | CL = 20 pF | ### Single chip DVB-C channel receiver VES1820X ### FIGURE 6: PARALLEL OUTPUT INTERFACE MODE A Notes: - OCLK is a jittered clock which average frequency is N\*SymbolRate/8, where N is the spectral efficiency of the modulation. The polarity of OCLK is programmable. - DEN is active high (if PDEN=0) only during the 188 bytes of a packet - PSYNC is active high (if PPSYNC=0) only during the sync byte (47H) #### FIGURE 7: PARALLEL OUTPUT INTERFACE MODE B Notes: - OCLK is a division of the sampling clock by a programmable factor from 1 to 16. So it is a regular clock which frequency must be greater than N\*SymbolRate/8, where N is the spectral efficiency of the modulation. The polarity of OCLK is programmable. - DEN is active high (if PDEN=0) only during the valid bytes - PSYNC is active high (if PPSYNC=0) only during the sync byte (47H) ### Single chip DVB-C channel receiver **VES1820X** ### **FIGURE 8: SERIAL OUTPUT INTERFACE** Notes: - OCLK is a jittered clock with average frequency N\*SymbolRate, where N is the spectral efficiency of the modulation. The polarity of OCLK is programmable. - DEN is active high (if PDEN=0) only during the 1504 bits of a packet PSYNC is active high (if PPSYNC=0) only during the first bit of the sync byte (47H) - The serialization of the output bytes can be either MSB first or LSB first ### Single chip DVB-C channel receiver **VES1820X** ### **TYPICAL APPLICATION** ### **FIGURE 9: FRONT END RECEIVER SCHEMATIC** ### **FIGURE 10: XTAL OSCILLATOR** Notes: - Typical XTAL is on fundamental frequency - Values of passive components are dependant on XTAL manufacturer. ### Single chip DVB-C channel receiver **VES1820X** ### FIGURE 11 : EXTERNAL AGC CIRCUITRY (SELAGC = 0) Notes : R and C are chosen to verify RS/1024 < Fc <<< XIN/16 with R = 1.5 k $\bullet$ and C = 1nF, Fc#100KHz. ### FIGURE 12 : EXTERNAL CIRCUITRY (SELAGC = 1) ### Single chip DVB-C channel receiver **VES1820X** ### **FIGURE 13: ADC EXTERNAL CONNECTIONS** ### Single chip DVB-C channel receiver VES1820X ### MICROCONTROLLER SERIAL INTERFACE #### • I2C REGISTERS: WRITE MODE S: start bit A: acknowledge bit P: stop bit. The sub-adress is always: (00)H. Index is 8-bit format and is defined in table 6. When data2 is written, data1 is overwritten. Data1 and data2 are 8-bit #### • I<sup>2</sup>C REGISTERS: READ MODE In this mode of operation you must first (1) write the index value of the register you will then read (2) Notes: at the end of line (1) there is no stop bit! Line (2) can start just after the last ackowledge bit of line ### Single chip DVB-C channel receiver VES1820X ### TABLE 5: MICROCONTROLLER INTERFACE REGISTERS | PARAMETER | INDEX<br>HEXA | 7(MSB) | 6 | 5 | 4 | 3 | 2 | 1 | 0(LSB) | R/W | |-----------|---------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----| | CONF | 00 | STDBY | IFS | INVIQ | QAM[2] | QAM[1] | QAM[0] | TRI | CLB | R/W | | AGCREF | 01 | AGCR[7] | AGCR[6] | AGCR[5] | AGCR[4] | AGCR[3] | AGCR[2] | AGCR[1] | AGCR[0] | R/W | | AGCCONF | 02 | FELPWM | ADCSEL | 0 | 1 | SELAGC | PWMA | KAGC[1] | KAGC[0] | R/W | | CLKCONF | 03 | NDEC[1] | NDEC[0] | GAIN2 | GAIN3 | DYN | CLK_C[2] | CLK_C[1] | CLK_C[0] | R/W | | CARCONF | 04 | 0 | CAR_P[2] | CAR_P[1] | CAR_P[0] | CAR_C[3] | CAR_C[2] | CAR_C[1] | CAR_C[0] | R/W | | LOCKTHR | 05 | LTHR[7] | LTHR[6] | LTHR[5] | LTHR[4] | LTHR[3] | LTHR[2] | LTHR[1] | LTHR[0] | R/W | | EQCONF1 | 06 | | POSI[2] | POSI[1] | POSI[0] | VALI | ENADAPT | ENEQUAL | DFE | R/W | | EQSTEP | 07 | | | EQST2[2] | EQST2[1] | EQST2[0] | EQST1[2] | EQST1[1] | EQST1[0] | R/W | | MSETH | 08 | MSETH[7] | MSETH[6] | MSETH[5] | MSETH[4] | MSETH[3] | MSETH[2] | MSETH[1] | MSETH[0] | R/W | | AREF | 09 | AREF[7] | AREF[6] | AREF[5] | AREF[4] | AREF[3] | AREF[2] | AREF[1] | AREF[0] | R/W | | BDR_LSB | 0A | BDR7 | BDR[6] | BDR5 | BDR4 | BDR3 | BDR2 | BDR1 | BDR0 | R/W | | BDR_MID | 0B | BDR15 | BDR14 | BDR13 | BDR12 | BDR11 | BDR10 | BDR9 | BDR8 | R/W | | BDR_MSB | 0C | | | BDR21 | BDR20 | BDR19 | BDR18 | BDR17 | BDR16 | R/W | | BDR_INV | 0D | BDR17 | BDR16 | BDR15 | BDR14 | BDR13 | BDR12 | BDR11 | BDR10 | R/W | | GAIN | 0E | GNYQ[2] | GNYQ[1] | GNYQ[0] | SFIL | GLPF[1] | GLPF[0] | SSAT[1] | SSAT[0] | R/W | | TEST | 0F | BYPIIC | CTRL2 | 0 | SELOUT[1] | SELOUT[0] | 0 | 0 | 0 | R/W | | RSCONF | 10 | PVBER[1] | PVBER[0] | CLB_UNC | C[1] | C[0] | RSI | DESCI | IEI | R/W | | SYNC | 11 | | NODVB | BER[1] | BER[0] | FEL | FSYNC | CARLOCK | EQ_ALGO | R | | POLA | 12 | 1 | POINT | P/MF | PFEL | PPSYNC | PUNCOR | PDEN | POCLK | R/W | | CPT_UNCOR | 13 | | CPTU[6] | CPTU[5] | CPTU[4] | CPTU[3] | CPTU[2] | CPTU[1] | CPTU[0] | R | | BER_LSB | 14 | BER[7] | BER[6] | BER[5] | BER[4] | BER[3] | BER[2] | BER[1] | BER[0] | R | | BER_MID | 15 | BER[15] | BER[14] | BER[13] | BER[12] | BER[11] | BER[10] | BER[9] | BER[8] | R | | BER_MSB | 16 | | | | | BER[19] | BER[18] | BER[17] | BER[16] | R | | VAGC | 17 | AGC[7] | AGC[6] | AGC[5] | AGC[4] | AGC[3] | AGC[2] | AGC[1] | AGC[0] | R | | MSE | 18 | MSE[7] | MSE[6] | MSE[5] | MSE[4] | MSE[3] | MSE[2] | MSE[1] | MSE[0] | R | | VAFC | 19 | VAFC[7] | VAFC[6] | VAFC[5] | VAFC[4] | VAFC[3] | VAFC[2] | VAFC[1] | VAFC[0] | R | | IDENTITY | 1A | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | R | | ADC | 1B | | | | | | 0 | PDOWN | PCLK | R/W | | EQCONF2 | 1C | | | SGNALGO | CTPHASE | CTADAPT | STEPTL[2] | STEPTL[1] | STEPTL[0] | R/W | | CKOFFSET | 1D | CKOFF[7] | CKOFF[6] | CKOFF[5] | CKOFF[4] | CKOFF[3] | CKOFF[2] | CKOFF[1] | CKOFF[0] | R | | PLL | 1E | | OOLN | OOLCLRN | BYPPLL | PDPLL | DIVSEL[2] | DIVSEL[1] | DIVSEL[0] | R/W | | SERINT | 20 | DIV[3] | DIV[2] | DIV[1] | DIV[0] | PARMOD | SWAP | MSBFIRST | INTSEL | R/W | | SATNYQ | 21 | SATNYQ[7] | SATNYQ[6] | SATNYQ[5] | SATNYQ[4] | SATNYQ[3] | SATNYQ[2] | SATNYQ[1] | SATNYQ[0] | R | | SATADC | 22 | SATADC[7] | SATADC[6] | SATADC[5] | SATADC[4] | SATADC[3] | SATADC[2] | SATADC[1] | SATADC[0] | R | | HALFADC | 23 | HLFADC[7] | HLFADC[6] | HLFADC[5] | HLFADC[4] | HLFADC[3] | HLFADC[2] | HLFADC[1] | HLFADC[0] | R | | SATDEC1 | 24 | SDEC1[7] | SDEC1[6] | SDEC1[5] | SDEC1[4] | SDEC1[3] | SDEC1[2] | SDEC1[1] | SDEC1[0] | R | | SATDEC2 | 25 | SDEC2[7] | SDEC2[6] | SDEC2[5] | SDEC2[4] | SDEC2[3] | SDEC2[2] | SDEC2[1] | SDEC2[0] | R | | SATDEC3 | 26 | SDEC3[7] | SDEC3[6] | SDEC3[5] | SDEC3[4] | SDEC3[3] | SDEC3[3] | SDEC3[2] | SDEC3[1] | R | | SATAAF | 27 | SAAF[7] | SAAF[6] | SAAF[5] | SAAF[4] | SAAF[3] | SAAF[2] | SAAF[1] | SAAF[0] | R | | SATTHR | 30 | STHR[7] | STHR[6] | STHR[5] | STHR[4] | STHR[3] | STHR[2] | STHR[1] | STHR[0] | R/W | | HALFTHR | 31 | HLFTHR[7] | HLFTHR[6] | HLFTHR[5] | HLFTHR[4] | HLFTHR[3] | HLFTHR[2] | HLFTHR[1] | HLFTHR[0] | R/W | | ITSEL | 32 | ITEN | ITSEL[6] | ITSEL[5] | ITSEL[4] | ITSEL[3] | ITSEL[2] | ITSEL[1] | ITSEL[0] | R/W | | ITSTAT | 33 | | ITSTAT[6] | ITSTAT[5] | ITSTAT[4] | ITSTAT[3] | ITSTAT[2] | ITSTAT[1] | ITSTAT[0] | R | | PWMREF | 34 | PWMR[7] | PWMR[6] | PWMR[5] | PWMR[4] | PWMR[3] | PWMR[2] | PWMR[1] | PWMR[0] | R/W | | <b>LEGEND:</b> DEFAULT STATE = 0 | DEFAULT STATE = 1 | | |----------------------------------|-------------------|--| ### Single chip DVB-C channel receiver **VES1820X** #### **DESCRIPTION OF INTERNAL REGISTERS** 1. CONF 00<sub>16</sub> READ/WRITE The CLB signal clears the VES1820X through the I2C interface (soft reset). To clear the VES1820X, first write CLB = 0 followed by CLB = 1. This soft reset will not affect the internal I2C registers contents. TRI When TRI is set to "1", all VES1820X outputs are tristated. When TRI = 0 (default value) all outputs are active. QAM[2:0] QAM[2:0] indicates the modulation type according to the following table : | QAM[2:0] | Modulation | |----------|------------------| | 000 | 16-QAM | | 001 | 32-QAM | | 010 | 64-QAM (default) | | 011 | 128-QAM (DVB) | | 100 | 256-QAM | | 111 | 128-QAM (new | | | mapping) | INVIQ When INVIQ=1, I and Q internal base-band signals are swapped to match a spectral inversion. The default is INVIQ=0, no swap. IFS IFS determines if the input signal, FI[8:0] is interpreted in offset binary (IFS = 0, default) or in 2's complement (IFS = 1). It must be set to 1 when internal ADC is used. STDBY When STDBY is set to "1" the VES1820X enters a StanD-BY mode and its power consumption is reduced to TBD. The default value is STDBY = "0" which means that the VES1820X is active. 2. AGCREF 01<sub>16</sub> READ/WRITE AGCR[7:0] AGC Reference parameter. AGCR[7:0] allows to adjust the analog signal level at the input of the VES1820X. Depending on the modulation type, AGCR[7:0] must be set as follows (decimal values): | AGCR[7:0] | Modulation | |-----------|------------------| | 140 | 16-QAM | | 140 | 32-QAM | | 106 | 64-QAM (default) | | 120 | 128-QAM | | 92 | 256-QAM | ### 3. AGCONF 02<sub>16</sub> READ/WRITE KAGC [1:0] represents the AGC time constant. Default is KAGC[1:0] = 00. The AGC loop bandwidth can be calculated with the following formula: ### Single chip DVB-C channel receiver VES1820X 10 10240 – 1 AGCREF where Range is the total AGC range in dB. **PWMA** PWMA indicates the polarity of the VAGC output. When PWMA =1 (default) the higher the DC level is, after low pass filtering on VAGC output, the lower the gain must be. It is the opposite when PWMA=0. SELAGC SELAGC determines which kind of information is provided on output pin VAGC. When SELAGC = 0 (default), VAGC is the PWM encoded AGC value. When SELAGC = 1, VAGC is the sign of the amplitude error. (See FIGURE 11 and FIGURE 12 page 16). **ADCSEL** ADCSEL selects if the internal ADC is used (ADCSEL = 0) or if an external ADC is used (ADCSEL = 1). **FELPWM** FELPWM determines the functionality of output pin FEL. When FELPWM = 0 (default), FEL is a front end lock indicator. When FELPWM = 1, FEL is a PWM encoded output, which value is programmed in register PWMREF (index 34,6). 4. CLKCONF 03<sub>16</sub> READ/WRITE > CLK C CLK\_C[2:0] must be set to 2,6. DYN DYN determines if the acquisition range for clock recovery is $\pm$ 120 ppm (DYN = 0, default) or $\pm$ 240 ppm (DYN = 1). GAIN2 GAIN2 allows to program the gain of the second decimation filter. When GAIN2 = 0 (default), the gain is 1 and when GAIN2 = 1, the gain is 2. GAIN3 allows to program the gain of the third decimation filter. When GAIN3 = 0 GAIN3 the gain is 1 and when GAIN3 = 1 (default) the gain is 2. NDEC[1:0] determines the number of decimations according to the following table NDEC[1:0] | Symbol Rate (SR) | NDEC[1:0] | |--------------------------|-----------| | SACLK/8 < SR < SACLK/4 | 00 (0) | | SACLK/16 < SR < SACLK/8 | 01 (1) | | SACLK/32 < SR < SACLK/16 | 10 (2) | | SACLK/64 < SR < SACLK/32 | 11 (3) | #### 5. CARCONF 04<sub>16</sub> READ/WRITE CAR\_P[2] CAR\_P[2] determines whether the carrier acquisition range is ± 2.5% of the Symbol Rate (CAR\_P[2]=0) or $\pm$ 8% (CAR\_P[2]=1). Default is CAR\_P[2]=0. CAR\_P[1:0] CAR\_P[1:0] must be set to 1<sub>16</sub>. CAR\_C[3:0] CAR\_C[3:0] configures the coefficients of the carrier recovery loop filter, according to the table below: ### Single chip DVB-C channel receiver **VES1820X** | CARC[3:0] | Damping factor (ξ) | Loop Bandwith<br>(BW/RS) | |-----------|--------------------|--------------------------| | 0 | 1.3 | 0.007 | | 1 | 0.9 | 0.008 | | 2 | 0.7 | 0.01 | | 3 | 0.5 | 0.014 | | 4 | 1.8 | 0.014 | | 5 | 1.3 | 0.015 | | 6 | 0.9 | 0.017 | | 7 | 0.7 | 0.021 | | 8 | 2.6 | 0.027 | | 9 | 1.8 | 0.028 | | А | 1.3 | 0.03 | | В | 0.9 | 0.034 | | С | 3.7 | 0.054 | | D | 2.6 | 0.055 | | E | 1.8 | 0.056 | | F | 1.3 | 0.06 | #### 6. LOCKTHR ### 05<sub>16</sub> READ/WRITE LTHR[7:0] LTHR[7:0] is the threshold value used for carrier lock detection. LTHR[7:0] must be set accordingly with the following table (decimal values) : | LTHR[7:0] | Modulation | |-----------|------------------| | 135 | 16-QAM | | 100 | 32-QAM | | 70 | 64-QAM (default) | | 54 | 128-QAM | | 38 | 256-QAM | ### 7. EQCONF1 ### 06<sub>16</sub> READ/WRITE POSI[2:0] POSI[2:0] determines the position of the reference coefficient of the equalizer, as shown in the following table : | POSI[2:0] | Reference | |-----------|----------------------| | 000 | Tap N°2 (second tap) | | 001 | Tap N°3 | | 010 | Tap N°4 (default) | | 011 | Tap N°5 | | 100 | Tap N°6 | | 101 | Tap N°7 | | 110 | Tap N°8 | | 111 | Tap N°9 | VALI VALI determines the initialization value of the equalizer reference coefficient. Default is VALI = 0. ### Single chip DVB-C channel receiver VES1820X ENADAPT When ENADAPT is set to 0, the adaptation algorithm is inhibited. The equalizer is running with the current value of the coefficients. When ENADAPT=1 (default), the coefficients of the equalizer are continuously adjusted. ENEQUAL When ENEQUAL=0, the equalization function is inhibited. The equalizer coefficients are fixed to their initialization values. The default is ENEQUAL = 1. DFE determines wether the equalizer is configured as a linear transversal equalizer (DFE=0) or a decision feedback equalizer (DFE=1, default). 8. EQSTEP 07<sub>16</sub> READ/WRITE EQST1[2:0] EQST1[2:0] sets the convergence step of the adaptation algorithm during the acquisition phase. The higher EQST1[2:0] is, the higher the step is. Default value is 2 EQST2[2:0] EQST2[2:0] sets the convergence step of the adaptation algorithm during the tracking phase. The higher EQST2[2:0] is, the higher the step is. Default value is 3. 9. MSETH 08<sub>16</sub> READ/WRITE MSETH[7:0] MSETH[7:0] is the threshold value used to switch from the acquisition phase to the tracking phase. MSETH[7:0] must be set as follows (decimal values): | MSETH[7:0] | Modulation | |------------|------------------| | 162 | 16-QAM | | 116 | 32-QAM | | 67 | 64-QAM (default) | | 52 | 128-QAM | | 35 | 256-QAM | **10. AREF** 09<sub>16</sub> READ/WRITE AREF[7:0] AREF[7:0] is a reference parameter that optimizes the equalizer convergence during the acquisition phase. AREF[7:0] must be set as follows (decimal values): | AREF[7:0] | Modulation | |-----------|------------------| | 145 | 16-QAM | | 150 | 32-QAM | | 106 | 64-QAM (default) | | 126 | 128-QAM | | 107 | 256-QAM | 11. BDR\_LSB 0A<sub>16</sub> READ/WRITE BDR\_LSB 8 LSB bits : BDR[7:0] of the BAUD rate frequency to program. 12. BDR\_MID 0B<sub>16</sub> READ/WRITE BDR\_MID 8 MID bits : BDR[15:8] of the BAUD rate frequency to program. ### Single chip DVB-C channel receiver VES1820X ### 13. BDR\_MSB ### 0C<sub>16</sub> READ/WRITE BDR\_MSB 6 MSB bits: BDR[21:16] of the BAUD rate frequency to program. The value BDR[21:0] to program is a function of the system frequency (SYSCLK=2\*SACLK) and of the symbol rate RS: $$BDR[21:0] = NINT \left( \frac{2^{24} \times RS \times 2^{Ndec}}{SYSCLK} \right)$$ NINT: Nearest Integer value Ndec: Number of decimations (see page 22) #### 14.BDR\_INV ### 0D<sub>16</sub> READ/WRITE BDRI[7:0] BAUD RATE Inverse. The value BDRI[7:0] to program is a function of the cristal frequency (XIN) and of the symbol rate RS: BDRI[7:0] = NINT $$\left(\frac{16 \times SYSCLK}{RS \times 2^{Ndec}}\right)$$ NINT: Nearest Integer value Ndec: Number of decimations (see page 22) If BDRI $\geq$ 255, then set BDRI to 255. #### **15.GAIN** ### OE<sub>16</sub> READ/WRITE GNYQ[2:0] GNYQ[2:0] determines the gain of the Nyquist filter according to the following table : | GNYQ[2:0] | Gain | |-----------|------| | 000 | 1 | | 001 | 1.5 | | 010 | 2 | | 011 | 3 | | 100 | 4 | | 101 | 6 | | 110 | 8 | | 111 | 12 | SFIL selects which anti-aliasing filter is used. | Symbol Rate (SR) | SFIL | |-------------------------------|------| | SYSCLK/12.3 < SR < SYSCLK/8 | 0 | | SYSCLK/16 < SR < SYSCLK/12.3 | 1 | | SYSCLK/24.6 < SR < SYSCLK/16 | 0 | | SYSCLK/32 < SR < SYSCLK/24.6 | 1 | | SYSCLK/49.2 < SR < SYSCLK/32 | 0 | | SYSCLK/64 < SR < SYSCLK/49.2 | 1 | | SYSCLK/98.4 < SR < SYSCLK/64 | 0 | | SYSCLK/128 < SR < SYSCLK/98.4 | 1 | ### Single chip DVB-C channel receiver VES1820X GLPF[1:0] GLPF[1:0] determines the gain of the antialiasing filter according to the following table: | GLPF[1:0] | Gain | |-----------|------| | 00 | 1 | | 01 | 2 | | 10 | 4 | | 11 | 8 | SSAT[1:0] SSAT[1:0] determines the number of samples during which the saturation counters accumulate the saturations. | SSAT[1:0] | Number of samples | |-----------|-------------------| | 00 | 2048 | | 01 | 4096 | | 10 | 8192 | | 11 | 16384 | #### **16.TEST** ### 0F<sub>16</sub> READ/WRITE The 3 LSBs of TEST register must be set LOW. SELOUT[1:0] SELOUT[1:0] selects which data are sent to the TESTO outputs : - When SELOUT[1:0]=00 (default) TESTO=0000<sub>16</sub> - When SELOUT[1:0]=01: - TESTO[16:9] is the real part of the output scatter - TESTO[8:1] is the imaginary part of the output scatter - TESTO[0] is the symbol clock output - When SELOUT[1:0]=10 : - TESTO[16:9] is the real part of the equalizer coefficients - TESTO[8:1] is the imaginary part of the equalizer coefficients - TESTO[0] is a corresponding synchronization signal - When SELOUT[1:0]=11: - TESTO[16:10] is the real part of the output scatter - TESTO[8:2] is the imaginary part of the output scatter - TESTO[1] is the symbol clock output - TESTO[9] is the demodulator data output - TESTO[0] is the demodulator clock output **BYPIIC** When BYPIIC = 0 (default) CTRL1 output is tri-stated and CTRL2 is a control output pin, which value is programmed by parameter CTRL2 of this register. When BYPIIC = 1, pin CTRL1 outputs SDA input and CTRL2 outputs SCL input. These 2 lines can be fed to the I2C interface of the tuner, so that this one can be made inactive after the tuner has been programmed (better phase noise characteristics). CTRL2 controls the value of CTRL2 output pin when BYPIIC = 0. #### 17. RSCONF ### 10<sub>16</sub> READ/WRITE ΙΕΙ When high, IEI inhibits setting the error indicator bit (MSB of the second byte) in the MPEG2 packet in the event of an uncorrectable RS block. The default value is IEI = 0. ### Single chip DVB-C channel receiver VES1820X DESCI DESCrambler Inhibition parameter. When set high, DESCI inhibits the descrambling process within the VES1820X. The default value is DESCI = 0 which means "descrambler validated ". RSI Reed Solomon Inhibition parameter. When set high, RSI inhibits the correction procedure of the RS decoder within the VES1820X. The MSB of the second byte (error indicator) is not set high even if the provided packet is uncorrectable. The default value is RSI = 0 which means "correction capability of RS decoder validated ". C[1:0] C[1:0] sets the two parameters $(\alpha,\beta)$ used in the synchronization block. In the frame acquisition phase, $\alpha$ defines the number of consecutive MPEG2 sync (or sync) that the VES1820X must find to declare the deinterleaver synchronized and to switch to the tracking phase. In the tracking phase, $\beta$ defines the number of consecutive MPEG2 sync (or sync) that the VES1820X must miss to declare the deinterleaver desynchronized and to switch back to the sync phase. The default value is $C[1:0] = 3_{16}$ which corresponds to $\alpha = 6$ and $\beta = 15$ . | C[1] | C[0] | α | β | |------|------|---|----| | 0 | 0 | 5 | 6 | | 0 | 1 | 5 | 8 | | 1 | 0 | 6 | 10 | | 1 | 1 | 6 | 15 | CLB\_UNC CLBUNC is an active low reset signal which clears the 7-bit counter used to memorize the number of uncorrectable packets contained in register CPT\_UNCOR. To clear the counter first write CLB\_UNC=0 then CLB\_UNC=1 (default). PVBER[1/0] These two bits allow to program the number of bits of the sequence length where the demodulator output Bit Error Rate is computed. The number of bits varies from 10<sup>5</sup> to 10<sup>8</sup> bits. The default value is PVBER = 1<sub>16</sub> which corresponds to 10<sup>6</sup> bits. | PVBER[1] | PVBER[0] | Number of bits | |----------|----------|-----------------| | 0 | 0 | 10⁵ | | 0 | 1 | 10 <sup>6</sup> | | 1 | 0 | 10 <sup>7</sup> | | 1 | 1 | 10 <sup>8</sup> | **18. SYNC** ### 11<sub>16</sub> READ ONLY EQ\_ALGO indicates whether the current algorithm used for equalization is the EQ ALGO acquisition one (EQ\_ALGO=0) or the tracking one (EQ\_ALGO=1). CARLOCK CARLOCK goes high when the demodulator part within the VES1820X is synchronized: carrier has been recovered, else CARLOCK is low. **FSYNC** FSYNC goes high when the deinterleaver within the VES1820X is synchronized: $\alpha$ consecutives MPEG2 sync pattern (or sync) have been detected. FSYNC goes low when $\beta$ consecutives MPEG2 sync pattern (or sync) have been missed. $\alpha$ and $\beta$ are programmable within CONF register. ### Single chip DVB-C channel receiver VES1820X **FEL** Front End Lock. FEL goes high when the 2 signals CARLOCK and FSYNC are both at a high level: VES1820X is synchronized according to the DVB specifications. BER[1:0] BER[1:0] gives a rough idea of the Bit Error Rate at the demodulator output BER[1:0] determines 4 areas of BER as shown in the following table: | BER | BER[1] | BER[0] | |-------------------------------------------|--------|--------| | > 10 <sup>-2</sup> | 0 | 0 | | 10 <sup>-3</sup> < BER < 10 <sup>-3</sup> | 0 | 1 | | 10 <sup>-4</sup> < BER < 10 <sup>-3</sup> | 1 | 0 | | < 10 <sup>-4</sup> | 1 | 1 | **NODVB** When high this means that the deinterleaver has been able to <u>sync</u>hronize in DVB mode but the framing is not DVB compliant (there is no sync byte every 8 frames). #### **19. POLA** ### 12<sub>16</sub> READ/WRITE **POCLK** Determines if the VES1820X output clock OCLK is inverted or not. When POCLK is set low (default), the OCLK clock is not inverted, and the falling edge of the clock is located in the middle of the provided DO[7:0] byte. When POCLK is set high, then the rising edge of the clock is located in the middle of the DO[7:0] output byte. **PDEN** Determines if the VES1820X output signal DEN is inverted or not before being provided. When set low (default), DEN is not inverted and therefore is high during the 188 first bytes of each packet and low for the 16 remaining bytes. When set high DEN is low for 188 bytes and high for 16. **PUNCOR** Determines if the VES1820X output signal UNCOR is inverted or not before being provided. When set low (default), UNCOR is not inverted and therefore is high during the 188 first bytes of each packet and low for the 16 remaining bytes only in case where the provided packet is declared uncorrectable by the RS decoder. If the packet is correctable UNCOR remains low for the 204 bytes. When set high, UNCOR is low for 188 bytes and high for 16, always in case of an uncorrectable packet. If the packet is correctable UNCOR remains high for the 204 bytes of the packet. **PPSYNC** Determines if the VES1820X output signal PSYNC is inverted or not before being provided. When set low (default), PSYNC output signal is not inverted and therefore is high during the first byte of each packet (sync byte $47_{16}$ and low for the 203 remaining bytes. When set high, PSYNC is low for the first byte of each packet (sync byte $47_{16}$ ) and high for 203 remaining bytes. **PFEL** Determines if the VES1820X output signal FEL is inverted or not before being provided. When set low (default) FEL is not inverted and is high when the VES1820X is fully synchronized. When set high, FEL is inverted and is low when the VES1820X is fully synchronized. P/MF Determines whether the PSYNC or MFSTART signal is provided on the PSYNC output pin of the VES1820X. When set high (default), PSYNC is provided. When set low, MFSTART is provided. MFSTART corresponds to the detection of the inverted sync byte B8<sub>16</sub>: MFSTART is high one frame out of eight for a period of OCLK at the beginning of the packet. ### Single chip DVB-C channel receiver VES1820X POINT Programmable Output INTerface. POINT = 1 (default) allows to not provide the check bytes of the RS decoder but a low level. In that case the output clock OCLK is also fixed to a DC level depending on POCLK. 20.CPT\_UNCOR 13<sub>16</sub> READ ONLY CPTU[6:0] 7-bit counter which memorizes the number of uncorrectable packets found after a master reset (hard or soft) or between two CLB\_UNC writing. When the counter reaches 7F<sub>16</sub>, it remains in this state until either a master reset or a CLB\_UNC occurs. Note that reading the CPTU[7:0] register does not reset the counter. CPTU[7:0] is READ ONLY. 21. BER\_LSB 14<sub>16</sub> READ ONLY BER[7:0] 8 LSB of the BER[19:0] register. 22. BER\_MID 15<sub>16</sub> READ ONLY BER[15:8] 8 MID bit of the BER[19:0] register. 23. BER\_MSB 16<sub>16</sub> READ ONLY BER[19:16] 4 MSB bit of the BER[19:0] register. BER[19:0] indicates the contents of the 20-bit error counter used in the demodulator output Bit Error Rate measurement. These 20 bits must be interpreted as a decimal number that must be multiplied by $10^{-5}$ , $10^{-6}$ $10^{-7}$ or $10^{-8}$ depending on the programmable value of PVBER, to directly obtain the BER at demodulator output. For instance, if PVBER = « 11 » (in register RSCONF) and VBER[19:0] =25 , then the BER at demodulator output is 2.5 X $10^{-7}$ . (See OUTPUT SIGNAL QUALITY MEASUREMENT (BER) on page 36). Reading of BER[19:0] must occur in the following order : BER\_LSB, BER\_MID, BER\_MSB. 24.VAGC 17<sub>16</sub> READ ONLY VAGC[7:0] 8 bits data output in binary format for AGC information. 00<sub>16</sub> corresponds to the minimum expected gain value, and FF<sub>16</sub> to the maximum. 25. MSE 18<sub>16</sub> READ ONLY MSE[7:0] MSE[7:0] represents the Mean Square Error of the demodulated output signal. MSE[7:0] can be used as a representation of the signal quality. 26. VAFC 19<sub>16</sub> READ ONLY VAFC [7:0] VAFC[7:0] indicates the frequency offset •F (in 2's complement) between the transmitter and the receiver, when the carrier has been recovered. •F = (VAFC x RS) / 1024 . RS is the Symbol Rate. 27. IDENTITY 1A<sub>16</sub> READ ONLY IDENTITY contains the value 7B<sub>16</sub> which corresponds to revision 1 of the VES1820X. 28.ADC 1B<sub>16</sub> READ/WRITE PCLK sets the polarity of internal sampling clock. When an external ADC is used PCLK must be set to 0 default (sampling on rising edge of SACLK). When the internal ADC is used PCLK must be set to 1 (sampling on falling edge of SACLK). ### Single chip DVB-C channel receiver VES1820X PDOWN When PDOWN is set high the internal ADC is in a stand-by mode (no consumption). When PDOWN = 0 the ADC is active. #### 29. EQCONF2 #### 1C<sub>16</sub> READ/WRITE STEPTL[2:0] STEPTL[2:0] allow to program the step of the tap leakage algorithm that can be used in the adaptation process. Default is 000 and means that tap leakage is not used. CTADAPT is used only if the equalizer is inhibited. In this case, it indicates if the center tap coefficient of the equalizer is adapted (CTADAPT=1) or not (CTADAPT=0). It can then compensate for eventual AGC residual error. CTPHASE indicates if the imaginary part of the center tap coefficient is adapted (CTPHASE=1,default) or not (CTPHASE=0). SGNALGO Selects between 2 options in the adaptation algorithm. If DFE mode is selected then SGNALGO must be set to 1. #### 30. CKOFFSET ### 1D<sub>16</sub> READ CKOFF[7:0] CKOFF[7:0] provides the symbol clock frequency offset (SRoffset) according to the following formula: If DYN=0 SRoffset = (CKOFF \* 120 / 128) ppm If DYN=1 SRoffset = (CKOFF \* 240 / 128) ppm #### 31. PLL ### 1E<sub>16</sub> READ/WRITE DIVSEL[2:0] DIVSEL[2:0] allow to set the multiplying factor of the PLL so that the system clock (2\*SACLK) is equal to XIN\*(DIVSEL+1) (DIVSEL from 0 to 7). Default is DIVSEL=000. PDPLL When PDPLL=1 (default) the PLL is in reset/power-down mode, else the PLL is active. BYPPLL When BYPPLL=1 (default) the PLL is bypassed, else the PLL is used. OOLCLRN When set high OOLCLRN enables Out Of Lock detection of the PLL. When set low it clears the Out Of Lock flag (OOLN) and resets the OOL circuitry. OOLN Read only flag, indicating if the PLL is out of lock (OOLN=0). #### 32. INTSEL ### 20<sub>16</sub> READ/WRITE SERINT When SERINT=0, then the output interface is a parallel interface on pins DO[7:0] as described in FIGURE 6 and FIGURE 7 page 13. When SERINT=1, then the output interface is a serial interface on pin DO[0], as described in FIGURE 8 page 14. MSBFIRST If SERINT=1, MSBFIRST determines if the output bytes are serialized MSB first (MSBFIRST=1, default) or LSB first (MSBFIRST=0). If SERINT=0, it determines if the MSB of the output byte DO[7:0] is DO[7] (MSBFIRST=1, default) or DO[0] (MSBFIRST=0). SWAP This parameter allows to swap the output pins UNCOR and PSYNC. When SWAP = 0 default, UNCOR is on pin 42 and PSYNC on pin 43. When SWAP = 1, UNCOR is on pin 43 and PSYNC on pin 42. ### Single chip DVB-C channel receiver VES1820X PARMOD PARMOD selects between mode A (PARMOD=0,default) and mode B (PARMOD=1) for the parallel interface when this one is selected (SERINT=0). See FIGURE 6 and FIGURE 7 page 13. DIV[3:0] DIV[3:0] set the division factor for the output clock OCLK when the parallel mode B is selected, according to the following table : | DIV | OCLK | |----------------|----------| | 0000 (default) | 2*SACLK | | 0001 | SACLK/1 | | 0010 | SACLK/2 | | 0011 | SACLK/3 | | 0100 | SACLK/4 | | 0101 | SACLK/5 | | 0110 | SACLK/6 | | 0111 | SACLK/7 | | 1000 | SACLK/8 | | 1001 | SACLK/9 | | 1010 | SACLK/10 | | 1011 | SACLK/11 | | 1100 | SACLK/12 | | 1101 | SACLK/13 | | 1110 | SACLK/14 | | 1111 | SACLK/15 | ### 33. SATNYQ 21<sub>16</sub> READ ONLY SATNYQ[7:0] SATNYQ represents the number of saturations that occur at the output of the Nyquist filter, during a period of 2048, 4096, 8192 or 16384 samples depending on the value programmed on parameter SSAT[1:0]. ### 34. SATADC 22<sub>16</sub> READ ONLY SATADC[7:0] SATADC represents the number of saturations that occur at the output of the ADC, during a period of 2048, 4096, 8192, or 16384 samples depending on the value programmed on parameter SSAT[1:0]. ### 35. HALFADC 23<sub>16</sub> READ ONLY HLFADC[7:0] HLFADC represents the number of times that the output of the ADC exceeds the mid-range, during a period of 2048, 4096, 8192 or 16384 samples, depending on the value programmed on parameter SSAT[1:0]. ### 36. SATDEC1 24<sub>16</sub> READ ONLY SDEC1[7:0] SDEC1 represents the number of saturations that occur at the output of first decimation filter, during a period of 2048, 4096, 8192 or 16384 samples, depending on the value programmed on parameter SSAT [1:0]. ### 37. SATDEC2 25<sub>16</sub> READ ONLY SDEC2[7:0] SDEC2 represents the number of saturations that occur at the output of second decimation filter, during a period of 2048, 4096, 8192 or 16384 samples, depending on the value programmed on parameter SSAT [1:0]. ### 38. SATDEC3 26<sub>16</sub> READ ONLY ### Single chip DVB-C channel receiver VES1820X SDEC3[7:0] SDEC3 represents the number of saturations that occur at the output of third decimation filter, during a period of 2048, 4096, 8192 or 16384 samples, depending on the value programmed on parameter SSAT [1:0]. 39. SATAAF 27<sub>16</sub> READ ONLY SAAF[7:0] SAAF represents the number of saturations that occur at the output of the anti- aliasing filter, during a period of 2048, 4096, 8192 or 16384 samples, depending on the value programmed on parameter SSAT [1:0]. 40. SATTHR 30<sub>16</sub> READ/WRITE STHR[7:0] STHR is a threshold value, compared to the register SATADC. If SATADC > STHR then an interrupt can be generated on pin IT. (See register ITSEL). 41. HALFTHR 31<sub>16</sub> READ/WRITE HLFTHR[7:0] HLFTHR is a threshold value, compared to the register HLFADC. If HLFADC < HLFTHR then an interrupt can be generated on pin IT (See register ITSEL). 42. ITSEL 32<sub>H</sub> READ/WRITE ITEN INTerrupt Enable. When ITEN is set to 1 then the output pin IT is configured as an interrupt pin. The event(s) that will produce an interrupt is defined by ITSEL[6:0]. When ITEN is set to 0, the output pin IT is a control line output, which value is determined by ITSEL[6]. ITSEL[0] If ITSEL[0] is set to 1, then an interrupt is generated on each rising edge of frame synchronization flag. (not synchronized ----> synchronized). ITSEL[1] If ITSEL[1] is set to 1, then an interrupt is generated on each falling edge of frame synchronization flag. (synchronized ----> not synchronized). ITSEL[2] If ITSEL[2] is set to 1, then an interrupt is generated on each uncorrectable packet. ITSEL[3] If ITSEL[3] is set to 1, then an interrupt is generated each time the VBER is refreshed. So there will be an interrupt each 10°, 10°, 10° or 10° demodulator output bits depending on the value programmed in parameter PVBER (register RSCONF, index 10<sub>16</sub>). ITSEL[4] If ITSEL[4] is set to 1, then an interrupt is generated each time the value of register SATADC (index 22, ) is greater than the threshold SATTHR (index 30, ). ITSEL[5] If ITSEL[5] is set to 1, then an interrupt is generated each time the value of register HALFADC (index $23_{16}$ ) is less than the threshold HALFTHR (index $31_{16}$ ). ITSEL[6] If ITSEL[6] is set to 1, then an interrupt is generated each time the AGC is saturated (AGC = 0 or ACG = 255). 43. ITSTAT 33<sub>16</sub> READ ONLY ITSTAT[6:0] is the interrupt status register. Each time the microcontroller detects an interrupt on pin IT, it can read out this register to know which event among those selected by ITSEL[6:0] has produced the interrupt (ITSTAT(i) corresponds to ITSEL(i)). This register is automatically cleared after each reading. 44. PWMREF 34<sub>46</sub> READ/WRITE PWMR[7:0] is the value that will be PWM encoded and output on pin FEL when parameter FELPWM of register AGCCONF (index 02,6) is set to 1. ### Single chip DVB-C channel receiver VES1820X ### **BOUNDARY SCAN** VES1820X implements a boundary scan architecture to allow access to, and control of, board test support features within integrated circuits through a Test Access Port (TAP). The TAP controller is a synchronous state machine that controls the sequence operations on the TAP circuitry when the Test Mode Select (TMS) signal changes. All state transitions occur on the basis of the TMS value on the rising edge of Test Clock (TCK). The instruction register is a shift-register based design. It decodes the test to be performed and/or the test data register to be accessed. The instructions are shifted into the register through the Test Data Input (TDI) and are latched as the current instruction at the completion of the shifting process. The VES1820X implemented boundary scan architecture includes: a TAP controller, a scannable instruction register and three scannable test data registers: a boundary scan register, a device ID register, and a bypass register (see FIGURE 14 page 32). The supported instructions are: EXTEST, SAMPLE, IDCODE, and BYPASS. CELLS: Input cells are "observe-only" type and output cells are "observe and control" type. ID number: It is included in a 32-bit identification register which is included in the scan register itself (first 32-bit of scan register). It contains a fixed value which identifies the chip. ID number structure is: ID version : 'H1 ID part number : 'H1820 ID manufacturer : 'HAB IDCODE : 'H11820157 SCAN Register: It is composed of 61 cells. Each cell is associated either to an input, three-state output, bidirectional pad or to the bidirectional or three-state command itself. ### FIGURE 14: BOUNDARY SCAN BLOCK DIAGRAM ### Single chip DVB-C channel receiver VES1820X **TABLE 6: BOUNDARY SCAN CHAIN ORDER** | pad signal | chain position | pad type | scan type | control signal | |-------------|----------------|----------|-----------|----------------| | SCL | [56] | input | obsrv | | | TEST | [55] | input | obsrv | | | CLR | [54] | input | obsrv | | | IICDIV[1:0] | [53:52] | input | obsrv | | | SADDR[1:0] | [51:50] | input | obsrv | | | - | [49] | ctrl | norm | tri | | VAGC | [48] | 3state | norm | U1. agc_cmd | | - | [47] | ctrl | norm | U1. agc_cmd | | - | [46] | ctrl | norm | U1.sda_cmd | | SDA | [45] | bidir | obsrv | U1.sda_cmd | | FI[8:0] | [44:36] | input | obsrv | | | SACLK | [35] | 3state | norm | tri | | IT | [34] | 3state | norm | U1.IT_cmd | | - | [33] | ctrl | norm | U1.IT_cmd | | CTRL2 | [32] | 3state | norm | U1.ctrl2_cmd | | - | [31] | ctrl | norm | U1.ctrl2_cmd | | TESTO[16:0] | [30:14] | 3state | norm | tri | | - | [13] | ctrl | norm | U1.FEL_cmd | | FEL | [12] | 3state | norm | U1.FEL_cmd | | DO[7:0] | [11:4] | 3state | norm | tri | | OCLK | [3] | 3state | norm | tri | | DEN | [2] | 3state | norm | tri | | UNCOR | [1] | 3state | norm | tri | | PSYNC | [0] | 3state | norm | tri | ### **BOUNDARY SCAN ELECTRICAL CHARACTERISTICS** | Name | Description | Min | Max | Units | |----------------|-------------------------|-----|-----|-------| | t <sub>w</sub> | TCK clock period | 25 | | nS | | t <sub>s</sub> | TDI and TMS set up time | 0 | | nS | | t <sub>h</sub> | TDI and TMS hold time | 4 | | nS | | t, | TDO delay time on 50pF | | 12 | nS | ### FIGURE 15: BOUNDARY SCAN TIMING DIAGRAM ### Single chip DVB-C channel receiver VES1820X #### FRAME SYNCHRONIZATION Frame synchronization is performed at the output of the demodulator to both synchronize the Forney convolutional de-interleaver and to determine the boundaries of the Reed-Solomon blocks. MPEG2 transport packets consist of 204 bytes: one sync byte (as the first byte of the packet), 187 data bytes, and 16 redundancy bytes. The sync byte is used in frame synchronization. The frame synchronization state machine operates in two phases: - Acquisition Phase. When α consecutive sync bytes (or sync bytes) are detected, the output signal FSYNC goes high and the state machine switches to the Tracking Phase. - <u>Tracking Phase</u>. When β consecutive sync bytes (or sync bytes) are missed, the output signal FSYNC goes low and the state machine switches back to the Acquisition Phase. (See FIGURE 16 page 35 for details of the state machine operation). The parameters $\alpha$ and $\beta$ are programmable via the I2C interface. The following table shows the value of the parameters as a function of C[1:0]: | C[1] | C[0] | α | β | |------|------|---|----| | 0 | 0 | 5 | 6 | | 0 | 1 | 5 | 8 | | 1 | 0 | 6 | 10 | | 1 | 1 | 6 | 15 | #### > PERFORMANCE The following table shows an example of frame synchronization algorithm performance. Computed values for maximum average re-frame time (TRF), the meanframe misalignment time (TMF) and the probability of false alignment (PF) are given as a function of the BER at the output of the demodulator output in the case of : $\alpha = 5$ and $\beta = 8$ . | BER | Acquisition Procedure $(\alpha = 5)$ | | Tracking<br>Proce-<br>dure(β = 8) | |--------------------|--------------------------------------|-----------------------|-----------------------------------| | | T <sub>RF</sub> (fra-<br>mes) | PF | T <sub>MF</sub> (fra-<br>mes) | | 5X10 <sup>-2</sup> | 69 .95 | 1.15X10 <sup>-8</sup> | 9.15X10 <sup>3</sup> | | 10 <sup>-2</sup> | 15 .97 | 2.22X10 <sup>-9</sup> | 8.54X10 <sup>8</sup> | | 5X10 <sup>-3</sup> | 13 .47 | 1.81X10 <sup>-9</sup> | 1.83X10 <sup>11</sup> | | 10 <sup>-3</sup> | 11 .78 | 1.54X10 <sup>-9</sup> | 6.18X10 <sup>16</sup> | | 5X10 <sup>-4</sup> | 11 .59 | 1.51X10 <sup>-9</sup> | 1.15X10 <sup>19</sup> | ### Single chip DVB-C channel receiver VES1820X ### **FRAME SYNCRONIZATION (Con't)** #### > FORMULAS The following formulas show frame synchronization parameter relationships. $$T_{RF} = \frac{1}{P_{d}^{\alpha}} \left[ 1631 \frac{P_{S}}{1 - P_{S}} + \frac{1 - P_{d}^{\alpha}}{1 - P_{d}} \right]$$ where, $P_d = (1 - BER)^8$ is the probability of detecting a sync word and $\mbox{P}_{\mbox{S}} \,=\, \frac{1}{256}$ is the probability to miss-detect the sync word. $$P_{F} = \frac{1631 P_{S}^{\alpha}}{P_{d}^{\alpha} + 1631 P_{S}^{\alpha}}$$ $$T_{MF} = \frac{1}{q_d^{\beta}} \cdot \frac{1 - q_d^{\beta}}{1 - q_d}$$ where $q_d = 1 - P_d$ is the probability of failing to detect a sync word. ### FIGURE 16: FRAME SYNCHRONIZATION STATE MACHINE DIAGRAM ### Single chip DVB-C channel receiver VES1820X ### **OUTPUT SIGNAL QUALITY MEASUREMENTS (BER)** The VES1820X provides an alternative signal quality measurement based on demodulator output Bit Error Rate computations (BER). This algorithm uses information provided by the Reed-Solomon decoder as shown in FIGURE 17. This information includes: - The MFSTART signal which permits determining the number of bits. One Multi-Frame corresponds to 8 x 204 x 8 = 13,056 bits. - The correction frame, CORR\_FRAME, which corresponds to the number of erroneous bits in a frame at the Reed-Solomon decoder input (.ie the demodulator decoder output). The maximum value of CORR\_FRAME is 64 (that is 8 bytes with 8 erroneous bits each). - The uncorrectable block flag, UNCOR which, when set, is counted as 27 erroneous bits (.ie, 9 erroneous bytes with three corrupted bits per byte). The multi-frame counter is 14 bits wide and has a range of 0 to 16383. The maximum number of multiframes is programmable via I2C interface. The Error counter is 20 bits wide. Depending on the programmation of PVBER, the BER is in the range from $10^{-2}$ to $10^{-5}$ (PVBER = $0_{16}$ ) and can reach a precision of $10^{-8}$ (PVBER = $3_{16}$ ). The following table shows the number of bits of the sequence as a function of PVBER: | PVBER[1:0] | Number of bits | |------------|-----------------| | 00 | 10 <sup>5</sup> | | 01 | 10 <sup>6</sup> | | 10 | 10 <sup>7</sup> | | 11 | 10 <sup>8</sup> | The error rate information may be obtained by reading the appropriate registers of the I2C interface (index 13, 14 & 15). #### FIGURE 17: OUTPUT SIGNAL QUALITY MEASUREMENT DETERMINATION ### Single chip DVB-C channel receiver VES1820X #### **DATA SHEET STATUS** | DATA SHEET STATUS | PRODUCT<br>STATUS | DEFINITIONS (1) | |---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Objective specification | Development | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. | | Preliminary specification | Qualification | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | | Product specification | Production | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | #### Note Please consult the most recently issued data sheet before initiating or completing a design. #### **DEFINITIONS** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **DISCLAIMERS** Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. ### Single chip DVB-C channel receiver VES1820X **NOTES** ### Single chip DVB-C channel receiver VES1820X **NOTES** ### Philips Semiconductors – a worldwide company Argentina: see South America **Australia:** 3 Figtree Drive, HOMEBUSH, NSW 2140, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 **Austria:** Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 1 60 101 1248. Fax. +43 1 60 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773 **Belgium:** see The Netherlands **Brazil:** see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 68 9211, Fax. +359 2 68 9102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381, Fax. +1 800 943 0087 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V, Tel. +45 33 29 3333, Fax. +45 33 29 3905 **Finland:** Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615 800, Fax. +358 9 6158 0920 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +33 1 4099 6161, Fax. +33 1 4099 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 2353 60, Fax. +49 40 2353 6300 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: PT Philips Development Corporation, Semiconductors Division, Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI), Tel. +39 039 203 6838, Fax +39 039 203 6800 **Japan:** Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057 **Korea:** Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 **Mexico:** 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087 Middle East: see Italy Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. +31 40 27 82785, Fax. +31 40 27 88399 **New Zealand:** 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +64 9 849 4160, Fax. +64 9 849 7811 **Norway:** Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341 Pakistan: see Singapore **Philippines:** Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 **Poland**: Al.Jerozolimskie 195 B, 02-222 WARSAW, Tel. +48 22 5710 000, Fax. +48 22 5710 001 Portugal: see Spain Romania: see Italy Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919 Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762, Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Slovenia: see Italy South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 58088 Newville 2114, Tel. +27 11 471 5401, Fax. +27 11 471 5398 **South America:** Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO. SP. Brazil. Tel. +55 11 821 2333, Fax. +55 11 821 2382 **Spain:** Balmes 22, 08007 BARCELONA, Tel. +34 93 301 6312, Fax. +34 93 301 4107 Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 5985 2000, Fax. +46 8 5985 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2741 Fax. +41 1 488 3263 **Taiwan:** Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2886, Fax. +886 2 2134 2874 **Thailand:** PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793 Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 28 81260 Umraniye, ISTANBUL, Tel. +90 216 522 1500, Fax. +90 216 522 1813 **Ukraine**: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 208 730 5000, Fax. +44 208 734 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381, Fax. +1 800 943 0087 **Uruguay:** see South America **Vietnam:** see Singapore Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 3341 299, Fax.+381 11 3342 553 For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825 Internet: http://www.semiconductors.philips.com © Philips Electronics N.V. 2000 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Printed in The Netherlands 753504/02/pp40 Date of release: 1999 March 01 Document order number: 9397 750 07126 Let's make things better. SCA69