### FEATURES

- · Low-noise, wide dynamic range amplifier
- Very low noise figure
- Dual balanced mixer for over 30 dB on-chip image rejection
- IF I/Q combiner at 110 MHz
- On-chip quadrature network
- RX fast on/off power-down mode
- Shrink small outline packaging
- Very small application (no image filter).

### APPLICATIONS

- 1800 MHz front-end for DECT hand-portable equipment
- Compact digital mobile communication equipment
- TDMA receivers.

### **GENERAL DESCRIPTION**

UAA2077AM contains a high frequency low noise receiver front-end intended to be used in DECT mobile telephones. Designed in an advanced BiCMOS process it combines high performance with low power consumption and a high degree of integration, thus reducing external component costs and total front-end size.

The main advantage of the UAA2077AM is its ability to provide over 30 dB of image rejection. Consequently, the image filter between the LNA and the mixer is suppressed.

#### QUICK REFERENCE DATA

Image rejection is achieved in the internal architecture by two RF mixers in quadrature and two all-pass filters in I and Q IF channels that phase shift the IF by 45° and 135° respectively. The two phase shifted IFs are recombined and buffered to furnish the IF output signal.

For instance, signals presented at the RF input at LO + IF frequency are rejected through this signal processing while signals at LO – IF frequency can form the IF signal. An internal switch allows the use of infradyne (LO < RF) or supradyne (LO > RF) reception.

The receiver section consists of a low-noise amplifier that drives a quadrature mixer pair. The IF amplifier has on-chip 45° and 135° phase shifting and a combining network for image rejection. The IF driver has differential open-collector type outputs.

The LO part consists of an internal all-pass type phase shifter to provide quadrature LO signals to the receive mixers. The centre frequency of the phase shifter is adjustable for maximum image rejection in a given band. The all-pass filters outputs are buffered before being fed to the receive mixers. All RF and IF inputs or outputs are balanced.

Two pins RXON and SXON are used to control the different power-down modes. A special mode of operation called synthesizer-ON mode, controlled by pin SXON can be used to minimize the LO pulling when the receiver is turned on. When SXON is HIGH, all internal buffers on the LO path are turned on. Pin SBS allows a selection of whether to reject the upper or lower image frequency. When SBS is HIGH, supradyne reception is activated. Special care has been taken for fast power-up switching.

| SYMBOL            | PARAMETER                     | CONDITIONS             | MIN. | TYP. | MAX. | UNIT |
|-------------------|-------------------------------|------------------------|------|------|------|------|
| V <sub>CC</sub>   | supply voltage                | $T_{amb} = 0$ to 70 °C | 3.15 | 4.0  | 5.3  | V    |
|                   |                               |                        | 3.6  | 4.0  | 5.3  | V    |
| I <sub>CCRX</sub> | receive supply current        |                        | 22   | 27   | 33   | mA   |
| I <sub>CCPD</sub> | supply current in power-down  |                        | _    | _    | 50   | μA   |
| T <sub>amb</sub>  | operating ambient temperature |                        | -30  | +25  | +85  | °C   |

### **ORDERING INFORMATION**

| TYPE NUMBER |        | PACKAGE                                                           |          |  |  |  |
|-------------|--------|-------------------------------------------------------------------|----------|--|--|--|
| ITPE NOWBER | NAME   | DESCRIPTION                                                       | VERSION  |  |  |  |
| UAA2077AM   | SSOP20 | plastic shrink small outline package; 20 leads; body width 4.4 mm | SOT266-1 |  |  |  |

Image rejecting front-end

for DECT applications

## Objective specification

# UAA2077AM

## **BLOCK DIAGRAM**



UAA2077AM

Objective specification

### PINNING

| SYMBOL              | PIN | DESCRIPTION                         |
|---------------------|-----|-------------------------------------|
| n.c.                | 1   | not connected                       |
| n.c.                | 2   | not connected                       |
| V <sub>CCLNA</sub>  | 3   | supply voltage for LNA and IF parts |
| n.c.                | 4   | not connected                       |
| RFINA               | 5   | RF input A (balanced)               |
| RFINB               | 6   | RF input B (balanced)               |
| n.c.                | 7   | not connected                       |
| LNAGND              | 8   | ground for LNA and IF parts         |
| SXON                | 9   | synthesizer-ON mode enable          |
| V <sub>QUADLO</sub> | 10  | input voltage for LO quadrature     |
|                     |     | trimming                            |
| SBS                 | 11  | sideband selection input            |
| RXON                | 12  | receive mode enable                 |
| LOINB               | 13  | LO input B (balanced)               |
| LOINA               | 14  | LO input A (balanced)               |
| V <sub>CCLO</sub>   | 15  | supply voltage for LO parts         |
| LOGND               | 16  | ground for LO parts                 |
| IFA                 | 17  | IF output A (balanced)              |
| IFB                 | 18  | IF output B (balanced)              |
| n.c.                | 19  | not connected                       |
| n.c.                | 20  | not connected                       |

#### FUNCTIONAL DESCRIPTION

#### **Receive section**

The circuit contains a low-noise amplifier followed by two high dynamic range mixers. These mixers are of the Gilbert-cell type, the whole internal architecture is fully differential.

The local oscillator, shifted in phase to  $45^{\circ}$  and  $135^{\circ}$ , mixes the amplified RF to create I and Q channels. The two I and Q channels are buffered, phase shifted by  $45^{\circ}$ and  $135^{\circ}$  respectively, amplified and recombined internally to realize the image rejection.

Balanced signal interfaces are used for minimizing crosstalk due to package parasitics. The RF impedance level is 35  $\Omega$  (real part).

The IF output is differential and of the open-collector type. Typical application will load the output with a differential 1 k $\Omega$  load; i.e. a 1 k $\Omega$  resistor load at each IF output, plus a 2 k $\Omega$  to x  $\Omega$  narrow band matching network (x  $\Omega$  being the input impedance of the IF filter). The path to V<sub>CC</sub> for the DC current is achieved via tuning inductors. The output voltage is limited to V<sub>CC</sub> + 3V<sub>be</sub> or 3 diode forward voltage drops.

Fast switching, on/off, of the receive section is controlled by the hardware input RXON.



## Local oscillator section

The local oscillator (LO) input directly drives the two internal all-pass networks to provide quadrature LO to the receive mixers.

The centre frequency of the receive band is adjustable by the voltage on pin V<sub>QUADLO</sub>. This voltage trims the all-pass network to the selected LO frequency range. This should be achieved by connecting a resistor between V<sub>QUADLO</sub> and V<sub>CC</sub>. Optimization of image rejection can be obtained by trimming at this point.

The LO differential input impedance is 35  $\Omega$  (real part). A synthesizer-ON mode is used to power-up the LO input buffers, thus minimizing the pulling effect on the external VCO when entering receive mode. This mode is active when SXON = 1.

There are no internal biassing components attached to the pins LOINA and LOINB. These pins are connected by capacitors to the internal phase shifting network.



# Table 1 Control of power status

| EXTERNAL | . PIN LEVEL | CIRCUIT MODE OF OPERATION                     |
|----------|-------------|-----------------------------------------------|
| RXON     | SXON        | CIRCUIT MODE OF OPERATION                     |
| LOW      | LOW         | power-down mode                               |
| HIGH     | Х           | receive mode                                  |
| LOW      | HIGH        | synthesizer-ON mode (only LO buffers enabled) |

# LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL              | PARAMETER                                                            | MIN. | MAX. | UNIT |
|---------------------|----------------------------------------------------------------------|------|------|------|
| V <sub>CC</sub>     | supply voltage                                                       | _    | 9    | V    |
| ∆GND                | difference in ground supply voltage applied between LOGND and LNAGND | -    | 0.6  | V    |
| P <sub>I(max)</sub> | maximum power input                                                  | _    | 20   | dBm  |
| T <sub>j(max)</sub> | maximum operating junction temperature                               | -    | 150  | °C   |
| P <sub>max</sub>    | maximum power dissipation                                            | -    | 250  | mW   |
| T <sub>stg</sub>    | storage temperature                                                  | -65  | +150 | °C   |

# THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air |       | K/W  |

# HANDLING

Every pin withstands the ESD test in accordance with MIL-STD-883C Class 2 (method 3015.5).

Objective specification

# **UAA2077AM**

### **DC CHARACTERISTICS**

 $V_{CC}$  = 4.0 V;  $T_{amb}$  = 25 °C; unless otherwise specified.

| SYMBOL                                         | PARAMETER                       | CONDITIONS                            | MIN.               | TYP. | MAX.            | UNIT |  |  |
|------------------------------------------------|---------------------------------|---------------------------------------|--------------------|------|-----------------|------|--|--|
| Pins: V <sub>CCLNA</sub> and V <sub>CCLO</sub> |                                 |                                       |                    |      |                 |      |  |  |
| V <sub>CC</sub>                                | supply voltage                  | over full temperature range           | 3.6                | 4.0  | 5.3             | V    |  |  |
|                                                |                                 | $T_{amb}$ between 0 and 70 $^\circ C$ | 3.15               | 4.0  | 5.3             | V    |  |  |
| I <sub>CCRX</sub>                              | receive supply current          | receive mode active; DC tested        | 22                 | 27   | 33              | mA   |  |  |
| I <sub>CCPD</sub>                              | supply current in power-down    | DC tested                             | -                  | -    | 50              | μΑ   |  |  |
| I <sub>CCSX</sub>                              | supply current                  | synthesizer-ON mode only              | 3                  | 5    | 7               | mA   |  |  |
| Pins: RXON                                     | N, SXON and SBS                 |                                       |                    |      |                 |      |  |  |
| V <sub>th</sub>                                | CMOS threshold voltage          | note 1                                | _                  | 1.25 | _               | V    |  |  |
| V <sub>IH</sub>                                | HIGH level input voltage        |                                       | 0.7V <sub>CC</sub> | -    | V <sub>CC</sub> | V    |  |  |
| V <sub>IL</sub>                                | LOW level input voltage         |                                       | -0.3               | -    | +0.8            | V    |  |  |
| I <sub>IH</sub>                                | HIGH level static input current | pin at $V_{CC}$ – 0.4 V               | -1                 | -    | +1              | μΑ   |  |  |
| IIL                                            | LOW level static input current  | pin at 0.4 V                          | -1                 | -    | +1              | μΑ   |  |  |
| Pins: RFIN/                                    | A and RFINB                     |                                       |                    | •    |                 |      |  |  |
| VI                                             | DC input voltage level          | receive mode enabled                  | _                  | 2.0  | _               | V    |  |  |
| Pins: IFA a                                    | nd IFB                          |                                       |                    |      |                 |      |  |  |
| Ι <sub>Ο</sub>                                 | DC output current               | receive mode enabled                  | -                  | 2.5  | -               | mA   |  |  |

#### Note

1. The referenced inputs should be connected to a valid CMOS input level.

### **AC CHARACTERISTICS**

 $V_{CC}$  = 4.0 V;  $T_{amb}$  = -30 to +85 °C; unless otherwise specified.

| SYMBOL              | PARAMETER                                 | CONDITIONS                                                                           | MIN. | TYP. | MAX. | UNIT  |
|---------------------|-------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|-------|
| Receive se          | ction (receive section enabled)           |                                                                                      |      | -    | •    |       |
| Z <sub>RF</sub>     | RF input impedance (real part)            | balanced; at 1890 MHz                                                                | _    | 35   | -    | Ω     |
| f <sub>RF</sub>     | RF input frequency                        |                                                                                      | 1880 | _    | 1900 | MHz   |
| RL <sub>RF</sub>    | return loss on matched RF input           | balanced; note 1                                                                     | 11   | 15   | -    | dB    |
| G <sub>CP</sub>     | conversion power gain                     | differential RF inputs to differential IF outputs loaded to 1 $k\Omega$ differential | 17   | 20   | 23   | dB    |
| G <sub>ripple</sub> | gain ripple as a function of RF frequency | note 2                                                                               | -    | 0.1  | -    | dB    |
| ΔG/T                | gain variation with temperature           | note 2                                                                               | -15  | -10  | -5   | mdB/K |
| CP1 <sub>RX</sub>   | 1 dB compression point                    | differential RF inputs to<br>differential IF outputs; note 1                         | -26  | -23  | -    | dBm   |

**UAA2077AM** 

| SYMBOL             | PARAMETER                                                     | CONDITIONS                                                                                            | MIN. | TYP. | MAX. | UNIT |
|--------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|
| DES3               | 3 dB desensitization point                                    | interference frequency offset<br>3 MHz; differential RF inputs to<br>differential IF outputs; note 1  | -    | -30  | -    | dBm  |
|                    |                                                               | interference frequency offset<br>20 MHz; differential RF inputs to<br>differential IF outputs; note 1 | _    | -27  | -    | dBm  |
| IP2D <sub>RX</sub> | 2nd order intercept point                                     | differential RF inputs to differential IF outputs; note 2                                             | 15   | 22   | -    | dBm  |
| IP3 <sub>RX</sub>  | 3rd order intercept point                                     | differential RF inputs to differential IF outputs; note 2                                             | -23  | -17  | -    | dBm  |
| NF <sub>RX</sub>   | overall noise figure                                          | differential RF inputs to<br>differential IF outputs;<br>notes 2 and 3                                | -    | 4.3  | 5.0  | dB   |
| Z <sub>L(IF)</sub> | typical application IF output load impedance                  | balanced                                                                                              | _    | 1    | -    | kΩ   |
| RL <sub>IF</sub>   | return loss on matched IF output                              | balanced; note 1                                                                                      | 11   | 15   | -    | dB   |
| f <sub>IF</sub>    | IF frequency range                                            | RF < LO                                                                                               | -    | 110  | -    | MHz  |
| IR                 | rejection of image frequency                                  | V <sub>QUADLO</sub> tuned                                                                             | 30   | -    | -    | dB   |
|                    |                                                               | infradyne; f <sub>IF</sub> = 110 MHz; note 4                                                          | -    | tbf  | _    | dB   |
| Local oscil        | lator section (receive section e                              | enabled)                                                                                              |      |      |      |      |
| f <sub>LO</sub>    | LO input frequency                                            |                                                                                                       | 1770 | -    | 2010 | MHz  |
| Z <sub>LO</sub>    | LO input impedance (real part)                                | balanced                                                                                              | _    | 35   | -    | Ω    |
| RL <sub>LO</sub>   | return loss on matched LO<br>input (including standby mode)   | note 1                                                                                                | 9    | 12   | -    | dB   |
| $\Delta RL_{LO}$   | return loss variation ratio<br>between SXON and RXON<br>modes | linear S <sub>11</sub> variation                                                                      | tbf  | tbf  | tbf  | -    |
| P <sub>I(LO)</sub> | LO input power level                                          |                                                                                                       | -6   | -3   | +3   | dBm  |
| RI <sub>LO</sub>   | reverse isolation                                             | LOIN to RFIN at LO frequency;<br>note 2                                                               | 40   | -    | -    | dB   |
| R <sub>tune</sub>  | image rejection tuning resistor                               | connected between $V_{\text{QUADLO}}$ and $V_{\text{CC}}$                                             | 0    | 1    | -    | kΩ   |
| Timing             |                                                               |                                                                                                       |      |      |      |      |
| t <sub>start</sub> | start-up time of each block                                   |                                                                                                       | 1    | 5    | 20   | μs   |

#### Notes

1. Measured and guaranteed only on UAA2077AM demonstration board at  $T_{amb}$  = 25 °C.

2. Measured and guaranteed only on UAA2077AM demonstration board.

3. This value includes printed-circuit board and balun losses.

4. V<sub>QUADLO</sub> open-circuit.

### **APPLICATION INFORMATION**

