# INTEGRATED CIRCUITS



Product specification Supersedes data of 1996 Sep 05 File under Integrated Circuits, IC03 1998 Mar 02



# **TEA1204T**

#### FEATURES

- Fully integrated DC/DC converter circuit
- Up-or-down conversion, each in 2 different modes
- High efficiency (up to 96%) at high loads
- Output power up to 3.6 W (typ.) continuous, 8 W in GSM burst mode
- Low quiescent power consumption
- Burst mode input for optimal dynamic response to switching loads
- True current limit for Lilon battery compatibility
- Up to 100% duty cycle in down mode
- Shut-down function
- 8-pin SO package.

#### APPLICATIONS

- Cellular and cordless phones PDAs and others
- Supply voltage source for low-voltage chip sets
- Portable computers
- Battery backup supplies
- Cameras.

#### **ORDERING INFORMATION**

#### **GENERAL DESCRIPTION**

The TEA1204T is a fully integrated DC/DC converter circuit using the minimum amount of external components. It is intended to be used to supply electronic circuits with supply voltages of 3.3, 3.6 or 5.0 V from 2, 3 or 4 NiCd cell batteries or one Lilon battery at an output power level up to 3.6 W (typ.) continuously, or 8 W in GSM TDMA (1 : 8) burst mode. Efficient, compact and dynamic power conversion is achieved using a novel, digitally controlled Pulse Width and Frequency Modulation (PWFM) like control concept, integrated low  $R_{dsON}$  CMOS power switches with low parasitic capacitances and synchronous rectification.

| TYPE NUMBER |                  | PACKAGE                                                   |         |  |
|-------------|------------------|-----------------------------------------------------------|---------|--|
|             | NAME DESCRIPTION |                                                           |         |  |
| TEA1204T    | SO8              | plastic small outline package; 8 leads; body width 3.9 mm | SOT96-1 |  |

# TEA1204T

#### QUICK REFERENCE DATA

| SYMBOL               | PARAMETER                           | CONDITIONS                           | MIN. | TYP. | MAX. | UNIT |
|----------------------|-------------------------------------|--------------------------------------|------|------|------|------|
| V <sub>O(up)</sub>   | output voltage in up mode           | $\overline{U}/D = LOW$ , VSEL = LOW  | 4.75 | 5.05 | 5.35 | V    |
|                      |                                     | U/D = LOW; VSEL = HIGH               | 3.13 | 3.34 | 3.54 | V    |
| V <sub>O(down)</sub> | output voltage in down mode         | $\overline{U}/D = HIGH; VSEL = LOW$  | 3.42 | 3.64 | 3.85 | V    |
|                      |                                     | $\overline{U}/D = HIGH; VSEL = HIGH$ | 3.13 | 3.34 | 3.54 | V    |
| V <sub>start</sub>   | start-up voltage                    | up mode                              | 1.6  | 2.0  | 2.2  | V    |
| Efficiency           |                                     |                                      |      | •    | •    | •    |
| η                    | efficiency                          |                                      |      |      |      |      |
|                      | from 2.4 to 3.3 V                   | 1 mA < I <sub>L</sub> < 1.0 A        | 83   | 90   | 95   | %    |
|                      | from 3.6 to 5.0 V                   | 1 mA < I <sub>L</sub> < 1.0 A        | 82   | 90   | 94   | %    |
|                      | from 5.0 to 3.6 V                   | 1 mA < I <sub>L</sub> < 1.0 A        | 80   | 92   | 95   | %    |
|                      | from 5.0 to 3.3 V                   | 1 mA < I <sub>L</sub> < 1.0 A        | 78   | 90   | 94   | %    |
| Current lev          | els                                 |                                      |      |      |      |      |
| lq                   | quiescent current at pin 3          | up mode                              | 50   | 60   | 70   | μA   |
| I <sub>SHDWN</sub>   | shut-down current                   |                                      | -    | 2    | 10   | μA   |
| I <sub>limN</sub>    | current limit NFET                  | up mode                              | 2.38 | 2.80 | 3.20 | A    |
| I <sub>limP</sub>    | current limit PFET                  | down mode                            | 2.05 | 2.40 | 2.75 | A    |
| I <sub>LX(max)</sub> | maximum continuous current at pin 5 |                                      | -    | -    | 1.0  | A    |
| Power MOS            | SFETS                               |                                      | •    | •    | •    |      |
| R <sub>dsON(N)</sub> | pin-to-pin resistance NFET          |                                      | 0.08 | 0.12 | 0.20 | Ω    |
| R <sub>dsON(P)</sub> | pin-to-pin resistance PFET          |                                      | 0.10 | 0.16 | 0.25 | Ω    |
| Timing               |                                     |                                      |      |      |      |      |
| f <sub>sw</sub>      | switching frequency                 |                                      | 150  | 200  | 240  | kHz  |
| t <sub>res</sub>     | response time from standby to Pmax  |                                      | -    | 25   | -    | μs   |

# **TEA1204T**





1998 Mar 02

\_

4

#### PINNING

| SYMBOL     | PIN | DESCRIPTION                                          |
|------------|-----|------------------------------------------------------|
| Ū/D        | 1   | conversion mode selection input                      |
| VSEL       | 2   | output voltage selection input                       |
| UPOUT/DNIN | 3   | up mode; output voltage/<br>down mode; input voltage |
| SENSE      | 4   | output voltage sense input                           |
| LX         | 5   | inductor connection                                  |
| GND        | 6   | ground                                               |
| BURST      | 7   | burst mode trigger input                             |
| SHDWN      | 8   | shut-down input                                      |

#### FUNCTIONAL DESCRIPTION

#### **Control mechanism**

The TEA1204T DC/DC converter is able to operate in discontinuous or continuous conduction operation. All switching actions are completely determined by a digital control circuit which uses the output voltage level as its control input. This novel digital approach enables the use of a new pulse width and frequency modulation scheme, which ensures optimum power efficiency over the complete range of operation of the converter. The scheme works as follows. At low output power, a very small current pulse is generated in the inductor, and the pulse rate varies with a varying load. When the output voltage drops below a specific limit, which indicates that the converter's current capability is not sufficient, the digital controller switches to the next state of operation. The peak current in the inductor is made higher, and the pulse rate can again vary with a varying load. A third operational state is available for even higher currents.

When high output power is requested, the device starts operating in continuous conduction mode. This results in minimum AC currents in the circuit components and hence optimum efficiency, cost, and EMC. In this mode, the output voltage is allowed to vary between two predefined voltage levels. As long as the output voltage stays within this so-called window, switching continues in a fixed pattern. When the output voltage reaches one of the window borders, the digital controller immediately reacts by adjusting the pulse width and inserting a current step in such a way that the output voltage stays within the window with higher or lower current capability. This approach enables very fast reaction to load variations. Figure 3 shows the various coil current waveforms for low and high current capability in each power conversion mode.



Figure 4 shows the converter's response to a sudden load increase. The upper trace shows the output voltage. The ripple on top of the DC level is a result of the current in the output capacitor, which changes in sign twice per cycle, times the capacitor's internal Equivalent Series Resistance (ESR). After each ramp-down of the inductor current, i.e. when the ESR effect increases the output voltage, the converter determines what to do in the next cycle. As soon as more load current is taken from the output the output voltage starts to decay. When the output voltage becomes lower than the low limit of the window, a corrective action is taken by a ramp-up of the inductor current during a much longer time. As a result, the DC current level is increased and normal continuous conduction mode can continue. The output voltage (including ESR effect) is again within the predefined window.

Figure 5 depicts the spread of the output voltage window. The absolute value is most dependent on spread, while the actual window size is not affected. For one specific device, the output voltage will not vary more than 4%.

#### Start-up

A possible deadlock situation in boost configuration can occur after a sequence of disconnecting and reconnecting the input voltage source. If, after disconnection of the input source, the output voltage falls below 2.0 V, the device may not restart properly after reconnection of the input source, and may take continuous current from the input.

An external circuit to prevent the deadlock situation is shown in Chapter "Application information".

#### Burst mode trigger input

For burst-mode applications, in which the required output power periodically changes between two different power levels, the burst mode trigger feature gains optimal dynamic response. A digital signal indicating the load change must be connected to the burst pin. Polarity of the burst signal is arbitrary. When not used, the burst pin must be tied to pin 3 or pin 6.

#### Shut-down

When the shut-down pin is made HIGH, the converter disables both switches and power consumption is reduced to a few  $\mu$ A.

#### **Power switches**

The power switches in the IC are one N-type and one P-type MOSFET, having a typical pin-to-pin resistance of 0.12  $\Omega$  and 0.16  $\Omega$  respectively. The maximum average current in the switches is 1.0 A.

#### **Temperature protection**

At too high device temperature (typical 165 °C), the converter stops operating. It resumes operation when the device temperature falls below 165 °C again. As a result, low-frequent cycling between on and off state will occur. It should be noted that in the event of device temperatures around the cut-off limit, the application differs strongly from maximum specifications.

#### **Current limiters**

If the current in one of the power switches exceeds its limit, current ramping is stopped immediately, and the next switching phase is entered. Current limitation is required to enable optimal use of energy in Lithium-Ion batteries, and to keep power conversion efficient during temporary high loads. Furthermore, current limitation protects the IC against overload conditions, inductor saturation, etc.

# Behaviour at input voltage exceeding the specified range

In general, an input voltage exceeding the specified range is not recommended since instability may occur. There are two exceptions:

- Upconversion: at an input voltage equal to or higher than the target output voltage, but up to 6 V, the converter will stop switching and the external schottky diode will take over, resulting in V<sub>o</sub> equalling V<sub>i</sub> minus the diode voltage drop.
- Downconversion: when the input voltage is equal to or lower than the target output voltage, but higher than 2.6 V, the P-type FET will stay conducting resulting in V<sub>o</sub> being equal to V<sub>i</sub> minus some resistive voltage drop. The current limit function remains active.







# TEA1204T

#### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                     | CONDITIONS       | MIN.  | MAX.  | UNIT |
|------------------|-------------------------------|------------------|-------|-------|------|
| V <sub>n</sub>   | voltage on any pin            | shut-down mode   | -0.2  | +6.5  | V    |
|                  |                               | operational mode | -0.2  | +5.9  | V    |
| Tj               | junction temperature          |                  | -25   | +150  | °C   |
| T <sub>amb</sub> | operating ambient temperature |                  | -40   | +80   | °C   |
| T <sub>stg</sub> | storage temperature           |                  | -65   | +125  | °C   |
| V <sub>es</sub>  | electrostatic handling        | note 1           | -3000 | +3000 | V    |

#### Note

1. Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 150   | K/W  |

#### **QUALITY SPECIFICATION**

In accordance with *"SNW-FQ-611 part E"*. The numbers of the quality specification can be found in the *"Quality Reference Handbook"*. The handbook can be ordered using the code 9397 750 00192.

#### CHARACTERISTICS

 $T_i = -20$  to +80 °C; all voltages with respect to ground; positive currents flow into the IC; unless otherwise specified.

| SYMBOL               | PARAMETER                   | CONDITIONS                           | MIN. | TYP. | MAX. | UNIT |
|----------------------|-----------------------------|--------------------------------------|------|------|------|------|
| Supplies             |                             |                                      |      |      |      |      |
| V <sub>O(up)</sub>   | output voltage in up mode   | $\overline{U}/D = LOW$ , VSEL = LOW  | 4.75 | 5.05 | 5.35 | V    |
|                      |                             | $\overline{U}/D = LOW; VSEL = HIGH$  | 3.13 | 3.34 | 3.54 | V    |
| V <sub>O(down)</sub> | output voltage in down mode | $\overline{U}/D = HIGH; VSEL = LOW$  | 3.42 | 3.64 | 3.85 | V    |
|                      |                             | $\overline{U}/D = HIGH; VSEL = HIGH$ | 3.13 | 3.34 | 3.54 | V    |
| V <sub>start</sub>   | start-up voltage            | up mode                              | 1.6  | 2.0  | 2.2  | V    |
| Efficiency           |                             | •                                    |      |      | •    |      |
| η                    | efficiency                  |                                      |      |      |      |      |
|                      | from 2.4 to 3.3 V           | 1 mA < I <sub>L</sub> < 1.0 A        | 83   | 90   | 95   | %    |
|                      | from 3.6 to 5.0 V           | 1 mA < I <sub>L</sub> < 1.0 A        | 82   | 90   | 94   | %    |
|                      | from 5.0 to 3.6 V           | 1 mA < I <sub>L</sub> < 1.0 A        | 80   | 92   | 95   | %    |
|                      | from 5.0 to 3.3 V           | 1 mA < I <sub>L</sub> < 1.0 A        | 78   | 90   | 94   | %    |

# TEA1204T

| SYMBOL               | PARAMETER                                      | CONDITIONS               | MIN.                | TYP.  | MAX.                 | UNIT |
|----------------------|------------------------------------------------|--------------------------|---------------------|-------|----------------------|------|
| Current le           | vels                                           |                          |                     |       |                      | Į    |
| lq                   | quiescent current at pin 3                     | up mode                  | 50                  | 60    | 70                   | μA   |
| I <sub>SHDWN</sub>   | shut-down current                              |                          | _                   | 2     | 10                   | μA   |
| I <sub>limN</sub>    | current limit NFET                             | up mode; note 1          | 2.38                | 2.80  | 3.20                 | A    |
| I <sub>limP</sub>    | current limit PFET                             | down mode; note 1        | 2.05                | 2.40  | 2.75                 | А    |
| I <sub>LX(max)</sub> | maximum continuous current at pin 5            |                          | -                   | -     | 1.0                  | A    |
| Power MO             | SFETS                                          |                          |                     |       |                      |      |
| R <sub>dsON(N)</sub> | pin-to-pin resistance NFET                     |                          | 0.08                | 0.12  | 0.20                 | Ω    |
| R <sub>dsON(P)</sub> | pin-to-pin resistance PFET                     |                          | 0.10                | 0.16  | 0.25                 | Ω    |
| Timing               |                                                |                          |                     |       |                      |      |
| f <sub>sw</sub>      | switching frequency                            |                          | 150                 | 200   | 240                  | kHz  |
| t <sub>res</sub>     | response time from standby to P <sub>max</sub> |                          | -                   | 25    | -                    | μs   |
| Temperatu            | ıre                                            |                          | ·                   |       | •                    | •    |
| T <sub>amb</sub>     | operating ambient temperature                  |                          | -20                 | +25   | +80                  | °C   |
| T <sub>max</sub>     | internal cut-off temperature                   |                          | 150                 | 165   | 180                  | °C   |
| Digital lev          | els                                            |                          |                     |       |                      |      |
| V <sub>IL</sub>      | LOW-level input voltage pins<br>1, 2, 7 and 8  |                          | 0                   | -     | 0.4                  | V    |
| V <sub>IH</sub>      | HIGH-level input voltage pin 1                 | note 2                   | V <sub>3</sub> -0.4 | -     | V <sub>3</sub> + 0.3 | V    |
| V <sub>IH</sub>      | HIGH-level input voltage pin 2                 | notes 2 and 3            | 2.0                 | -     | V <sub>3</sub> +0.3  | V    |
| V <sub>IH</sub>      | HIGH-level input voltage pins 7 and 8          | notes 2 and 3            | 2.9                 | -     | V <sub>3</sub> + 0.3 | V    |
| Sense pin            | resistance                                     |                          |                     |       |                      |      |
| R <sub>SENSE</sub>   | SENSE pin resistance to GND                    | up or down to 3.3 V mode | 437.2               | 546.5 | 655.8                | kΩ   |
|                      |                                                | down to 3.6 V mode       | 476.8               | 596.0 | 715.2                | kΩ   |
|                      |                                                | up to 5.0 V mode         | 662.2               | 827.8 | 993.4                | kΩ   |

#### Notes

- 1. The average inductor current during current limit also depends on inductance value and resistive losses in all components in the power path. In normal applications, the average current will be limited to 2.3 A (typ.), with limits scaled down to minimum 2.07 A and maximum 2.53 A.
- 2.  $V_3$  is the voltage at pin 3 (UPOUT/DNIN).
- 3. If the applied high level is less than  $V_3 1$  V, the quiescent current level of the device will increase. The maximum increase is 300  $\mu$ A in the event that pin 2 is at 2.0 V.

# TEA1204T

#### **APPLICATION INFORMATION**





# TEA1204T

A typical component choice for an upconverter from 3 NiCd cells or one Lilon cell to 5.0 V in a GSM handset (peak power 7.5 W, peak current 2.7 A) is:

- L1; L = 10  $\mu$ H; I<sub>sat</sub> >2.3 A; low DC resistance, e.g. Coilcraft DO3308-103
- C1; C = 100 μF; low ESR capacitor; necessity depends on type of input voltage source
- C2; C = 330  $\mu$ F; ESR = 0.1  $\Omega$ ; e.g. Sprague 595D series
- D1; medium power Schottky diode; e.g. Philips PRLL5819.

For lower power applications, the  $I_{sat}$  and  $R_{DC}$  values of the inductor can be scaled back by the scaling factor of the output current from the values above. The same holds for the ESR value of the output capacitor. A further improvement is increase of inductance and decrease of output capacitance.

An additional circuit to prevent start-up deadlock in upconversion is shown in Fig.8. The function of TR1, R1 and R2 is to put the converter into shut-down mode when the input source is suddenly disconnected. The circuit operates as follows. When V<sub>1</sub> is present, TR1 conducts and the SHDWN pin is kept LOW. As soon as V<sub>1</sub> falls below 1 V, TR1 no longer conducts and the device is put into shut-down before V<sub>0</sub> falls below 2 V. In the event that a signal is available which indicates the presence of the input voltage source, this signal should be applied to the SHDWN pin. TR1, R1 and R2 should be omitted in that case.

More application information can be found in the associated application note.











# TEA1204T

SOT96-1

#### PACKAGE OUTLINE

#### SO8: plastic small outline package; 8 leads; body width 3.9 mm



| OUTLINE |         | REFERENCES |      |  | EUROPEAN ISSUE DATE |                                 |
|---------|---------|------------|------|--|---------------------|---------------------------------|
| VERSION | IEC     | JEDEC      | EIAJ |  | PROJECTION          | ISSUE DATE                      |
| SOT96-1 | 076E03S | MS-012AA   |      |  |                     | <del>95-02-04</del><br>97-05-22 |

# TEA1204T

#### SOLDERING

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

#### **Reflow soldering**

Reflow soldering techniques are suitable for all SO packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

#### Wave soldering

Wave soldering techniques can be used for all SO packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream end.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### **Repairing soldered joints**

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

#### Product specification

## High efficiency DC/DC converter

## TEA1204T

#### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |  |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |  |  |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |  |  |  |
| Application information                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                       |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |  |  |

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

# TEA1204T

NOTES

# TEA1204T

NOTES

# TEA1204T

NOTES

# Philips Semiconductors – a worldwide company

Argentina: see South America Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010, Fax. +43 160 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. +45 32 88 2636, Fax. +45 31 57 0044 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: see Singapore Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 7990 Tel. +9-5 800 234 7381 Middle East: see Italy

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 1998

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

415102/1200/02/pp20

Date of release: 1998 Mar 02

Document order number: 9397 750 02734

SCA57

Let's make things better.





Philips Semiconductors



MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381

Uruguay: see South America

Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 625 344, Fax.+381 11 635 777

Internet: http://www.semiconductors.philips.com