# INTEGRATED CIRCUITS



Product specification Supersedes data of 1999 Dec 03 File under Integrated Circuits, IC02 2000 Apr 04



### FEATURES

- Low power consumption
- Alignment-free multistandard FM sound demodulation
- No external intercarrier sound band-pass filters required
- Auto mute switchable via I<sup>2</sup>C-bus
- Multistandard A2 stereo sound decoder
- No adjustment for reduced channel separation requirement
- · De-emphasis time constant related to standard
- Very reliable digital identification of sound transmission mode via l<sup>2</sup>C-bus, alignment-free
- No external filter for pilot input required
- I<sup>2</sup>C-bus transceiver with MAD (Module ADdress)
- I<sup>2</sup>C-bus control for all functions
- Stabilizer circuit for ripple rejection and constant output level
- Additional mono output
- Pin aligned with TDA9874AH
- ESD protection on all pins.

### **ORDERING INFORMATION**

| 2  | R  |
|----|----|
| 3L | JS |

### **GENERAL DESCRIPTION**

The TDA9873H is an economic multistandard dual FM demodulator and analog carrier stereo decoder with  $I^{2}C$ -bus control.

| TYPE NUMBER |       | PACKAGE                                                                                      |          |  |  |  |
|-------------|-------|----------------------------------------------------------------------------------------------|----------|--|--|--|
| ITFE NUMBER | NAME  | DESCRIPTION                                                                                  | VERSION  |  |  |  |
| TDA9873H    | QFP44 | plastic quad flat package; 44 leads (lead length 2.35 mm); body $14 \times 14 \times 2.2$ mm | SOT205-1 |  |  |  |
| TDA9873HS   | QFP44 | plastic quad flat package; 44 leads (lead length 1.3 mm); body $10 \times 10 \times 1.75$ mm | SOT307-2 |  |  |  |

# TDA9873H

### QUICK REFERENCE DATA

 $V_{CC} = 5 \text{ V}$ ;  $T_{amb} = 25 \text{ °C}$ ; B/G standard ( $f_{SC1} = 5.5 \text{ MHz}$ ,  $f_{SC2} = 5.742 \text{ MHz}$ , SC1/SC2 = 7 dB,  $\Delta f_{AF} = 27 \text{ kHz}$ ,  $f_{mod} = 1 \text{ kHz}$ , L = R, stereo mode); input level for first sound carrier  $V_{i(FM)(rms)} = 50 \text{ mV}$ ;  $f_{ref} = 4.000 \text{ MHz}$ ; measured in application circuits of Figs 7 and 8; unless otherwise specified.

| SYMBOL                    | PARAMETER                                                  | CONDITIONS                                                             | MIN. | TYP. | MAX. |     |
|---------------------------|------------------------------------------------------------|------------------------------------------------------------------------|------|------|------|-----|
| V <sub>CC</sub>           | supply voltage                                             |                                                                        | 4.5  | 5    | 6.6  | V   |
| I <sub>CC</sub>           | supply current                                             |                                                                        | 40   | 60   | 75   | mA  |
| V <sub>o(rms)</sub>       | AF output level (RMS value)                                | 54% modulation; note 1                                                 | 400  | 500  | 600  | mV  |
| V <sub>o(cl)(rms)</sub>   | AF output clipping level (RMS value)                       | THD < 1.5%                                                             | 1400 | -    | -    | mV  |
| f <sub>i(FM)</sub>        | FM-PLL operating frequencies                               | first sound carrier                                                    |      |      |      |     |
| <b>`</b> ,                | (switchable)                                               | M standard                                                             | _    | 4.5  | _    | MHz |
|                           |                                                            | B/G standard                                                           | _    | 5.5  | _    | MHz |
|                           |                                                            | I standard                                                             | _    | 6.0  | _    | MHz |
|                           |                                                            | D/K standard                                                           | _    | 6.5  | _    | MHz |
|                           |                                                            | second sound carrier                                                   |      |      |      |     |
|                           |                                                            | M standard                                                             | -    | 4.72 | -    | MHz |
|                           |                                                            | B/G standard                                                           | _    | 5.74 | -    | MHz |
|                           |                                                            | D/K (1) standard                                                       | _    | 6.26 | _    | MHz |
|                           |                                                            | D/K (2) standard                                                       | _    | 6.74 | -    | MHz |
|                           |                                                            | D/K (3) standard                                                       | -    | 5.74 | -    | MHz |
| S/N <sub>W</sub>          | weighted signal-to-noise ratio<br>(complete signal path)   | CCIR 468-4 weighted; quasi<br>peak; dual mode;<br>B/G standard; note 1 | 52   | 56   | -    | dB  |
| t <sub>ident(on)</sub>    | total identification time on for                           | normal mode; note 2                                                    | 0.35 | _    | 2    | s   |
|                           | identification mode change                                 | fast mode; note 2                                                      | 0.1  | -    | 0.5  | s   |
| V <sub>i(FM)(rms)</sub>   | FM-PLL input voltage (RMS value)                           | sensitivity for pull-in                                                |      |      |      |     |
|                           |                                                            | first sound carrier                                                    | _    | _    | 6    | mV  |
|                           |                                                            | second sound carrier                                                   | _    | _    | 1    | mV  |
| $\alpha_{cs(AF)(stereo)}$ | AF channel separation (stereo                              | B/G standard; note 3                                                   |      |      |      |     |
|                           | mode; complete signal path)                                | without alignment                                                      | 25   | 30   | -    | dB  |
|                           |                                                            | I <sup>2</sup> C-bus alignment                                         | 40   | 45   | -    | dB  |
| $\alpha_{ct(AF)(dual)}$   | AF crosstalk attenuation (dual mode; complete signal path) |                                                                        | 65   | 70   | -    | dB  |

### Notes

- 1. Condition for B/G, I and D/K standard:  $V_{CC} = 5$  V and  $\Delta f = 27$  kHz (m = 54%). Condition for M standard:  $V_{CC} = 5$  V and  $\Delta f = 13.5$  kHz; 6 dB gain added internally to compensate smaller deviation.
- 2. The maximum total system identification time 'on' for a channel change is equal to maximum value of t<sub>ident(on)</sub> plus t<sub>I2C(read-out)</sub>. The maximum total system identification time 'off' for a channel change is equal to maximum value of t<sub>ident(off)</sub> plus t<sub>I2C(read-out)</sub>. The fast mode is proposed mainly during search tuning, program or channel select. If the channel is selected, the identification response should be switched to normal mode for improved reliability. However due to the transition from fast to normal mode, the identification bits are not valid for one integrator period. Therefore the transmitter mode detected during the fast mode has to be stored before changing to normal mode. The storage has to be kept for two seconds (maximum value of t<sub>ident(on)</sub> in the normal mode) from the moment of transition. The identification can now operate in the normal mode until the next tuning action.
- 3. R modulated and L monitored.



2000 Apr 04

\_

4

TDA9873H

### PINNING

| SYMBOL | PIN | DESCRIPTION                                  |
|--------|-----|----------------------------------------------|
| OUTL   | 1   | left audio output                            |
| OUTR   | 2   | right audio output                           |
| CDE1   | 3   | de-emphasis 1 capacitor                      |
| n.c.   | 4   | not connected                                |
| n.c.   | 5   | not connected                                |
| CDE2   | 6   | de-emphasis 2 capacitor                      |
| AGND   | 7   | analog ground                                |
| AF1I   | 8   | audio 1 input                                |
| n.c.   | 9   | not connected                                |
| AF1O   | 10  | audio 1 output                               |
| n.c.   | 11  | not connected                                |
| n.c.   | 12  | not connected                                |
| AFR    | 13  | AF1 and AF2 signal return                    |
| LF1    | 14  | loop filter 1                                |
| XTAL   | 15  | 4 MHz reference input                        |
| n.c.   | 16  | not connected                                |
| n.c.   | 17  | not connected                                |
| LF2    | 18  | loop filter 2                                |
| n.c.   | 19  | not connected                                |
| n.c.   | 20  | not connected                                |
| MAD    | 21  | programmable address bit<br>(module address) |

| SYMBOL           | PIN | DESCRIPTION                                     |
|------------------|-----|-------------------------------------------------|
| n.c.             | 22  | not connected                                   |
| n.c.             | 23  | not connected                                   |
| CAF1             | 24  | audio 1 (AF1) capacitor                         |
| IFINT            | 25  | IF intercarrier input                           |
| CAF2             | 26  | audio 2 (AF2) capacitor                         |
| DGND             | 27  | digital ground                                  |
| V <sub>CC</sub>  | 28  | supply voltage (+5 V)                           |
| SCL              | 29  | serial clock input (I <sup>2</sup> C-bus)       |
| SDA              | 30  | serial data input/output (I <sup>2</sup> C-bus) |
| LPF              | 31  | pilot loop filter                               |
| AF2O             | 32  | audio 2 output                                  |
| AF2I             | 33  | audio 2 input                                   |
| CTRIG            | 34  | trigger capacitor                               |
| CID              | 35  | identification capacitor                        |
| n.c.             | 36  | not connected                                   |
| P1               | 37  | output port 1                                   |
| EXTM             | 38  | external audio input mono                       |
| EXTR             | 39  | external audio input right                      |
| EXTL             | 40  | external audio input left                       |
| V <sub>ref</sub> | 41  | reference voltage (1/2V <sub>CC</sub> )         |
| P2               | 42  | output port 2                                   |
| OUTM             | 43  | mono output                                     |
| n.c.             | 44  | not connected                                   |



### TDA9873H

### FUNCTIONAL DESCRIPTION

### **FM** demodulators

The FM demodulators are Narrow-Band Phase-Locked Loops (NBPLLs) with external loop filters, to provide the required selectivity. To achieve good selectivity, linear Phase Detectors (PDs) and constant input levels are required. The intercarrier signal from the input terminal is fed via high-pass filters and gain controlled amplifiers to the phase detectors. A carrier cancellation circuit placed before the amplifier for the second PLL is used to reduce the first sound carrier. The PD output signals control the integrated relaxation oscillators via the loop filters. The frequency range is approximately 4 to 7 MHz. As a result of locking, the oscillator frequency tracks with the modulation of the input signal and the oscillator control voltages are superimposed by the AF voltages. Using this method, the FM-PLLs operate as FM demodulators. The AF voltages are present at the loop filters and fed via buffers with 0 dB gain to the audio amplifiers. The supported standards and their characteristics are given in Table 1.

### **Digital acquisition help**

A narrow-band PLL requires a measure to lock to the wanted input signal. Each relaxation oscillator of the three integrated PLLs (first and second sound carriers and pilot carrier) has a wide frequency range. To guarantee correct locking of the PLL with respect to the catching range, the digital acquisition help provides individual control until the VCO frequency is within the standard and PLL dependent lock-in window, related to the standard dependent carriers. It ensures that the oscillator frequency of the FM-PLL is within  $\pm$ 225 kHz of the sound carrier to be demodulated. The pilot carrier frequency window is  $\pm$ 150 Hz.

The working principal of the digital acquisition help is as follows. The VCOs are connected, one at a time, to a down-counter. The counter start value is standard dependent and predefined for each of the three PLLs. After a given counting time the stop value of the down-counter is probed.

If the stop value is lower (higher) than the expected value range, the VCO frequency is higher (lower) than the lock-in window. A negative (positive) control current is injected into the loop filter for a short time, thereby decreasing (increasing) the VCO frequency by a proportional value.

If the stop value meets the expected value range, the VCO frequency is within the defined lock-in window and no control current is injected into the loop filter.

In an endless circle the VCO of the next PLL will be connected to the down-counter and the described procedure starts again.

The whole tracing as well as the counting time itself is derived from the external frequency reference. The cycle time is  $256 \ \mu s$ .

### Auto mute

If a sound carrier is missed, acquisition pulses are generated when the NBPLL frequency leaves the window edges. To avoid noise at the audio output, an I<sup>2</sup>C-bus switchable mute-enable stage is built in. If auto mute is enabled via the I<sup>2</sup>C-bus, the circuit mutes immediately after the first acquisition pulse. If a sound carrier occurs (no further acquisition pulses), the mute stage automatically returns to active mode after 40 ms.

If the first sound carrier is not present, the second audio channel will also be muted.

### Audio preamplifier

The AF preamplifiers are operational amplifiers with internal feedback, high gain and high common mode rejection. The AF voltages from the PLL demodulators (small output signals) are amplified by approximately 34 dB. Using a DC operating point control circuit, the AF amplifiers are decoupled from the PLL DC voltage. The amplified AF signals are available at the output terminals and fed via external decoupling capacitors to the stereo decoder input terminals.

### Stereo decoder

The input circuit incorporates a soft-mute stage which is controlled by the FM-PLL acquisition circuit. The auto mute function can be disabled via the  $l^2C$ -bus.

The AF output voltage is 500 mV (RMS) for 54% modulation, clipping therefore may occur at high over-modulation. If more headroom is required the input signal can be attenuated by 6 dB via the l<sup>2</sup>C-bus.

A stereo adjustment (see Fig.6) is incorporated to correct the FM demodulator output voltage spread (see Table 19). If no I<sup>2</sup>C-bus adjustment is required (potentiometer adjustment or no adjustment) the default value should be 0 dB for B/G, M and D/K (2) standard. For the standards D/K (1) and D/K (3) the second sound carrier frequency is below the first sound carrier which results in a lower AF output level for the second sound carrier. In this state, a gain of +0.1 dB for D/K (1) and +0.2 dB for D/K (3) is preferred.

# TDA9873H

In the following dematrix, the modes stereo, mono and dual are processed for the different standards. The 6 dB level difference between B/G and M standard is automatically compensated in the dematrix, therefore no further level adaption is needed.

De-emphasis is performed by two RC low-pass filter networks with internal resistors and external capacitors. The time constant is automatically switched to 50  $\mu$ s or 75  $\mu$ s according to the chosen standard.

Due to some frequency response peaking of the FM demodulation, compensation is necessary. This is done by having a slightly larger time constant for the de-emphasis.

All other settings such as AF switch, stereo channel adjustment values or default corrections have to be controlled via the I<sup>2</sup>C-bus depending on the identification or user definition.

### AF switch

The circuit incorporates a single stereo and mono AF output. Using rail-to-rail operational amplifiers, the clipping level is set to 1.4 V (RMS) for  $V_{CC} = 5$  V.

As well as the internal stereo decoder output signal, one external stereo and one mono input can be switched to the AF outputs. Both the mono and stereo outputs can be switched independent of the internal or external sources (see Tables 13 and 25). Fig.6 shows the switch configurations.

A nominal gain of 0 dB for the signals from the external inputs to the outputs is built-in.

### Stereo/dual sound identification

The pilot signal is fed to the input of a NBPLL. The PLL circuit generates the synchronized pilot carrier. This carrier is used for the synchronous AM demodulation to get the low-pass filtered identification signal.

A Schmitt trigger circuit performs pulse shaping of the identification signal when the signal level is higher than the Schmitt trigger threshold. For smaller signal levels there is no AC output signal, thus protecting against mis-identification caused by spurious signal components.

The identification stages consist of two digital PLL circuits and digital integrators to generate the stereo or dual sound identification bits, which can be read out via the  $l^2C$ -bus.

A 4 MHz crystal oscillator provides the reference clock frequency. The corresponding detection bandwidth is larger than  $\pm 50$  Hz for the pilot carrier signal, so that f<sub>pilot</sub> variations from the transmitter can be tracked in the event of missing synchronization with the horizontal frequency f<sub>H</sub>. However, the detection bandwidth for the identification signal is limited to approximately  $\pm 1$  Hz for high identification reliability.

### I<sup>2</sup>C-bus transceiver

The TDA9873H is microcontroller controlled via a 2-wire  $\ensuremath{I^2C}\xspace$  bus.

Two wires, serial data (SDA) and serial clock (SCL) carry information between the devices connected to the bus.

The TDA9873H has an I $^{2}$ C-bus slave transceiver with auto-increment.

To avoid conflicts in applications with other ICs providing similar or complementary functions, two slave addresses are available, selected on the pin MAD. A slave address is sent from the master to the slave receiver.

In the TV sound processor family several devices are available. To identify the TDA9873H device, the master sends a slave address with R/W bit = 0. The slave then generates an acknowledge and the master sends the data subaddress 254 to the slave, followed by an acknowledge from the slave to the master. The master then sends the slave address with R/W bit = 1. The slave then transmits the device identification code 80H to the master, followed by an acknowledge NOT and a STOP condition generated by the master.

### **Control ports**

Two digital open-collector output ports P1 and P2 provide external switching functions in the receiver front-end or IF demodulators. The ports are controlled by the  $I^2C$ -bus (see Tables 22 and 23) and are freely programmable.

# TDA9873H

### Power supply

The different supply voltages and currents required for the analog and digital circuits are derived from two internal band gap reference circuits. One of the band gap circuits internally generates a voltage of approximately 2.4 V, independent of the supply voltage and temperature. A voltage regulator circuit, connected to this voltage, produces a constant voltage of 3.55 V which is used as an internal reference voltage. The AF reference voltage V<sub>ref</sub> is  $1/_2$ V<sub>CC</sub>. Good ripple rejection is achieved with the external capacitor C<sub>ref</sub> = 47 µF (16 V) in combination with an internal resistor at pin 6. No additional DC load for  $1/_2$ V<sub>CC</sub> is allowed.

Analog ground (AGND, pin 7) and digital ground (DGND, pin 27) should be connected directly to the IC.

Pin 13 is internal analog ground.

### Power-on reset

When a Power-on reset is activated by switching on the supply voltage or because of a supply voltage breakdown, the 117/274 Hz DPLL, 117/274 Hz integrator and the registers will be reset. Both AF channels (main and mono) are muted. The ports are in position HIGH. Gain stereo adjustment is 0 dB. Auto mute is active. For detailed information see Table 12.

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL           | PARAMETER                                   | CONDITIONS                                       | MIN.  | MAX.            | UNIT |
|------------------|---------------------------------------------|--------------------------------------------------|-------|-----------------|------|
| V <sub>CC</sub>  | supply voltage (pin 28)                     | maximum chip<br>temperature of 125 °C;<br>note 1 | 0     | 6.8             | V    |
| V <sub>i</sub>   | input voltage at:                           |                                                  |       |                 |      |
|                  | pins 1 to 6, 8 to 12, 14 to 26 and 31 to 44 |                                                  | 0     | V <sub>CC</sub> | V    |
|                  | pins 29 to 30                               |                                                  | -0.3  | V <sub>CC</sub> | V    |
| T <sub>stg</sub> | storage temperature                         |                                                  | -25   | +150            | °C   |
| T <sub>amb</sub> | ambient temperature                         |                                                  | -20   | +70             | °C   |
| V <sub>es</sub>  | electrostatic handling voltage              | note 2                                           | -150  | +150            | V    |
|                  |                                             | note 3                                           | -2500 | +2500           | V    |

### Notes

- 1.  $I_{CC} = 60 \text{ mA}; T_{amb} = 70 \text{ °C}.$
- 2. Machine model class B: C = 200 pF; L = 0.75  $\mu$ H; R = 0  $\Omega$ .
- 3. Human body model class B: C = 100 pF; R = 1.5 k $\Omega$ .

### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air |       |      |
|                      | TDA9873H                                    |             | 70    | K/W  |
|                      | TDA9873HS                                   |             | 65    | K/W  |

# TDA9873H

### CHARACTERISTICS

 $V_{CC} = 5 \text{ V}$ ;  $T_{amb} = 25 \text{ °C}$ ; B/G standard ( $f_{SC1} = 5.5 \text{ MHz}$ ,  $f_{SC2} = 5.742 \text{ MHz}$ , SC1/SC2 = 7 dB,  $\Delta f_{AF} = 27 \text{ kHz}$ ,  $f_{mod} = 1 \text{ kHz}$ , L = R, stereo mode); input level for first sound carrier  $V_{i(FM)(rms)} = 50 \text{ mV}$ ;  $f_{ref} = 4.000 \text{ MHz}$ ; measured in application circuits of Figs 7 and 8; unless otherwise specified.

| SYMBOL                   | PARAMETER                                                       | CONDITIONS                                                                    | MIN. | TYP. | MAX. | UNIT   |
|--------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------|------|------|------|--------|
| Supply (pin              | 28)                                                             |                                                                               |      | •    |      | •      |
| V <sub>CC</sub>          | supply voltage                                                  |                                                                               | 4.5  | 5    | 6.6  | V      |
| I <sub>CC</sub>          | supply current                                                  |                                                                               | 40   | 60   | 75   | mA     |
|                          | nodulator (pin 25); note 1                                      |                                                                               |      |      |      |        |
| V <sub>i(FM)(rms)</sub>  | FM-PLL input voltage                                            | sensitivity for pull-in                                                       |      |      |      |        |
| ((i w)(iiii3)            | (RMS value)                                                     | first sound carrier                                                           | _    | _    | 6    | mV     |
|                          |                                                                 | second sound carrier                                                          | _    | _    | 1    | mV     |
|                          |                                                                 | level for gain controlled                                                     |      |      |      |        |
|                          |                                                                 | operation; note 2                                                             |      |      |      |        |
|                          |                                                                 | first sound carrier                                                           | 6    | _    | 150  | mV     |
|                          |                                                                 | second sound carrier                                                          | 1    | _    | 100  | mV     |
| V <sub>i(vid)(p-p)</sub> | allowable interference video                                    | see Fig.3                                                                     |      |      |      |        |
|                          | level (peak-to-peak value)                                      | $V_{i(FM1)(rms)} = 6 \text{ mV}$                                              | _    | _    | 160  | mV     |
|                          |                                                                 | V <sub>i(FM1)(rms)</sub> = 150 mV                                             | _    | _    | 2    | V      |
| R <sub>i</sub>           | input resistance                                                |                                                                               | 4    | 5    | 6    | kΩ     |
| f <sub>i(FM)</sub>       | FM-PLL operating frequencies<br>(switchable)                    | first sound carrier                                                           |      |      |      |        |
|                          |                                                                 | M standard                                                                    | _    | 4.5  | _    | MHz    |
|                          |                                                                 | B/G standard                                                                  | _    | 5.5  | _    | MHz    |
|                          |                                                                 | I standard                                                                    | _    | 6.0  | _    | MHz    |
|                          |                                                                 | D/K standard                                                                  | _    | 6.5  | _    | MHz    |
|                          |                                                                 | second sound carrier                                                          |      |      |      |        |
|                          |                                                                 | M standard                                                                    | _    | 4.72 | _    | MHz    |
|                          |                                                                 | B/G standard                                                                  | _    | 5.74 | _    | MHz    |
|                          |                                                                 | D/K (1) standard                                                              | _    | 6.26 | _    | MHz    |
|                          |                                                                 | D/K (2) standard                                                              | _    | 6.74 | _    | MHz    |
|                          |                                                                 | D/K (3) standard                                                              | _    | 5.74 | _    | MHz    |
| $\Delta f_{FM}$          | frequency windows of digital                                    | narrow; note 3                                                                | -    | ±225 | _    | kHz    |
|                          | acquisition help                                                | wide; note 3                                                                  | -    | ±450 | _    | kHz    |
| $\Delta f_{AF}$          | frequency deviation                                             | THD < 1.5%; normal gain                                                       | -    | _    | ±62  | kHz    |
|                          |                                                                 | THD < 1.5%; reduced gain                                                      | -    | _    | ±124 | kHz    |
| $\Delta f_{AF(ident)}$   | frequency deviation for safe identification                     | V <sub>CC</sub> = 5 V; stereo: 1 kHz L,<br>400 Hz R                           | -    | -    | ±125 | kHz    |
| $\alpha_{AM}$            | AM suppression                                                  | AM: f <sub>mod</sub> = 1 kHz; m = 0.3<br>referenced to 27 kHz<br>FM deviation | 40   | 46   | -    | dB     |
| K <sub>O(FM)</sub>       | VCO steepness $\Delta f_{FM} / \Delta V_{LF1,2}$                | note 4                                                                        | -    | 3.3  | -    | MHz/V  |
| K <sub>D(FM)</sub>       | phase detector steepness $\Delta I_{LF1,2}/\Delta \phi(V_{FM})$ | note 4                                                                        | _    | 4    | -    | μA/rad |

| SYMBOL                    | PARAMETER                                                 | CONDITIONS                                                                                                     | MIN. | TYP. | MAX. | UNIT |
|---------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>CAF</sub>          | DC voltage at CAF1 and CAF2                               | dependent on intercarrier frequency f <sub>FM</sub>                                                            | 0.6  | -    | 2.6  | V    |
| B <sub>AF(-3dB)</sub>     | <ul> <li>–3 dB audio frequency<br/>bandwidth</li> </ul>   | measured at AF1O and AF2O; see Figs 7 and 8                                                                    |      |      |      |      |
|                           |                                                           | upper limit dependent on loop filter; note 4                                                                   | 65   | 80   | _    | kHz  |
|                           |                                                           | lower limit dependent on $C_{AF}$ ; $C_{AF} = 470 \text{ nF}$ ; note 5                                         | _    | -    | 20   | Hz   |
| V <sub>o(FM)(rms)</sub>   | output level (RMS value)                                  | measured at<br>AF1O and AF2O                                                                                   | _    | 250  | _    | mV   |
| Audio proce               | essing (pins 1, 2, 8 and 33)                              |                                                                                                                |      |      | ·    | ·    |
| V <sub>o(rms)</sub>       | AF output level (RMS value)                               | f <sub>mod</sub> = 300 Hz;<br>54% modulation;<br>switchable by I <sup>2</sup> C-bus;<br>note 6                 |      |      |      |      |
|                           |                                                           | normal gain                                                                                                    | 400  | 500  | 600  | mV   |
|                           |                                                           | reduced gain                                                                                                   | 200  | 250  | 300  | mV   |
| V <sub>o(cl)(rms)</sub>   | AF output clipping level (RMS value)                      | V <sub>CC</sub> = 5 V; THD = 1.5%                                                                              | 1400 | -    | -    | mV   |
| RL                        | allowable load resistance                                 | AC coupled                                                                                                     | 10   | _    | -    | kΩ   |
| CL                        | allowable load capacitance                                |                                                                                                                | -    | -    | 1.5  | nF   |
| $R_{L(DC)}$               | allowable DC load resistance                              |                                                                                                                | 100  | -    | -    | kΩ   |
| Ro                        | output resistance                                         |                                                                                                                | 70   | 150  | 300  | Ω    |
| THD                       | total harmonic distortion                                 | V <sub>o(rms)</sub> = 0.5 V; f <sub>AF</sub> = 1 kHz                                                           | -    | 0.2  | 0.5  | %    |
| $\alpha_{cs(AF)(stereo)}$ | AF channel separation (stereo mode; complete signal path) | without alignment; note 7<br>B/G or M (Korea)<br>standard                                                      | 25   | 30   | -    | dB   |
|                           |                                                           | D/K standard                                                                                                   | 23   | 27   | _    | dB   |
|                           |                                                           | potentiometer alignment;<br>B/G, M and D/K standard;<br>notes 7 and 8                                          | 35   | 40   | -    | dB   |
|                           |                                                           | I <sup>2</sup> C-bus alignment;<br>notes 7 and 9                                                               |      |      |      |      |
|                           |                                                           | B/G and D/K standard                                                                                           | 40   | 45   | -    | dB   |
|                           |                                                           | M standard                                                                                                     | 35   | 40   | -    | dB   |
| $lpha_{ct(AF)(dual)}$     | AF crosstalk attenuation (dual mode)                      | $f_i = 1 \text{ kHz}$ for signal A;<br>$f_i = 400 \text{ Hz}$ for signal B;<br>$\Delta f = \pm 50 \text{ kHz}$ |      |      |      |      |
|                           |                                                           | complete signal path                                                                                           | 65   | 70   | -    | dB   |
|                           |                                                           | stereo decoder only                                                                                            | 70   | 75   | -    | dB   |
| $\alpha_{mute(AF)}$       | mute attenuation of AF signal                             |                                                                                                                | 75   | 80   | _    | dB   |

| SYMBOL                   | PARAMETER                                                                  | CONDITIONS                                                          | MIN. | TYP. | MAX. | UNIT |
|--------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------|------|------|------|------|
| S/N <sub>W</sub>         | weighted signal-to-noise ratio<br>(complete signal path)                   | CCIR 468-4 weighted;<br>quasi peak; dual mode;<br>note 6            |      |      |      |      |
|                          |                                                                            | 50 μs de-emphasis;<br>B/G, I and D/K standard                       | 52   | 56   | -    | dB   |
|                          |                                                                            | 75 μs de-emphasis;<br>M standard                                    | 48   | 52   | -    | dB   |
| S/N <sub>W(d)</sub>      | signal-to-noise ratio at<br>external AF with stereo<br>decoder only        | CCIR 468-4 weighted;<br>quasi peak;<br>V <sub>o(rms)</sub> = 500 mV | 70   | 75   | -    | dB   |
| t <sub>DEP(B/G)</sub>    | de-emphasis time constant for<br>B/G, D/K and I standard                   | note 10; see Fig.4                                                  | -    | 50   | -    | μs   |
| t <sub>DEP(M)</sub>      | de-emphasis time constant for M standard                                   | note 10; see Fig.4                                                  | -    | 75   | -    | μs   |
| f <sub>ro</sub>          | roll-off frequency                                                         | 470 nF at AF1I and AF2I;<br>without de-emphasis                     |      |      |      |      |
|                          |                                                                            | low frequency (–3 dB)                                               | -    | -    | 20   | Hz   |
|                          |                                                                            | high frequency (–0.5 dB)                                            | 20   | -    | -    | kHz  |
| PSRR                     | power supply ripple rejection<br>at OUTL and OUTR (overall<br>performance) |                                                                     | 20   | 26   | -    | dB   |
| R <sub>i(AF1)</sub>      | AF1I input resistance                                                      |                                                                     | 32   | 40   | 48   | kΩ   |
| R <sub>i(AF2)</sub>      | AF2I input resistance                                                      |                                                                     | 32   | 40   | 48   | kΩ   |
| External ad              | ditional inputs (pins 38 to 40)                                            | •                                                                   | •    | ·    | •    |      |
| V <sub>i(nom)(rms)</sub> | nominal input signal voltage<br>(RMS value)                                |                                                                     | -    | 0.5  | -    | V    |
| V <sub>i(cl)(rms)</sub>  | clipping voltage level<br>(RMS value)                                      | THD $\leq$ 1.5%; V <sub>CC</sub> = 5 V                              | 1.4  | -    | -    | V    |
| G <sub>v</sub>           | AF signal voltage gain                                                     | $G = V_0/V_i$                                                       | -1   | 0    | +1   | dB   |
| R <sub>i</sub>           | input resistance                                                           |                                                                     | 40   | 50   | 60   | kΩ   |
| f <sub>ro</sub>          | roll-off frequency                                                         | low frequency (-3 dB)                                               | -    | -    | 20   | Hz   |
|                          |                                                                            | high frequency (-0.5 dB)                                            | 20   | -    | -    | kHz  |
| $\alpha_{ct(ext)}$       | AF crosstalk attenuation (external input)                                  | $f_{i(EXTL)} = 1 \text{ kHz};$<br>$f_{i(EXTR)} = 400 \text{ Hz}$    | 70   | 75   | -    | dB   |
| Mono outpu               | ut OUTM (pin 43)                                                           |                                                                     |      |      |      |      |
| Ro                       | output resistance                                                          |                                                                     | 70   | 200  | 350  | Ω    |
| R <sub>L</sub>           | load resistance                                                            | AC coupled                                                          | 10   | -    | -    | kΩ   |
| R <sub>L(DC)</sub>       | allowable DC load resistance                                               |                                                                     | 100  | -    | -    | kΩ   |
| CL                       | load capacitance                                                           |                                                                     | _    | _    | 1.5  | nF   |
| α <sub>mute</sub>        | mute attenuation                                                           |                                                                     | 60   | -    | _    | dB   |

| SYMBOL                  | PARAMETER                                                              | CONDITIONS                                                                                        | MIN.  | TYP.   | MAX.                     | UNIT   |
|-------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------|--------|--------------------------|--------|
| Pilot proces            | ssing (pin 31)                                                         |                                                                                                   | 1     |        | I                        |        |
| f <sub>pilot</sub>      | pilot operating frequency                                              | f <sub>H1</sub> = 15625 Hz                                                                        | _     | 54688  | _                        | Hz     |
| I ···                   | (3.5f <sub>H</sub> )                                                   | f <sub>H2</sub> = 15734 Hz                                                                        | _     | 55070  | -                        | Hz     |
| K <sub>O(pilot)</sub>   | VCO steepness $\Delta f_{pilot} / \Delta V_{LPF}$                      | note 11                                                                                           | _     | 26     | -                        | kHz/V  |
| K <sub>D(pilot)</sub>   | phase detector steepness $\Delta I_{LPF}/\Delta \phi(pilot)$           | $\Delta f_{pilot}$ window ±150 Hz;<br>note 11                                                     | -     | 2      | -                        | μA/rad |
| $\Delta f_{SC2(pilot)}$ | second sound carrier pilot<br>frequency deviation                      | unmodulated pilot                                                                                 | 1.5   | 2.5    | 3.5                      | kHz    |
| m <sub>AM(pilot)</sub>  | pilot AM modulation depth                                              |                                                                                                   | 25    | 50     | 75                       | %      |
| Identificatio           | on (pins 34 and 35)                                                    |                                                                                                   |       |        |                          |        |
| $f_{LP(CID)}$           | low-pass frequency response at pin CID                                 | -3 dB point                                                                                       | 450   | 600    | 750                      | Hz     |
| f <sub>stereo</sub>     | identification operating stereo<br>frequency                           | B/G and D/K standard;<br><sup>1/</sup> 133 <sup>f</sup> H1                                        | -     | 117.48 | -                        | Hz     |
| f <sub>stereo(h)</sub>  | identification operating stereo (h) frequency                          | M standard; <sup>1</sup> / <sub>105</sub> f <sub>H2</sub>                                         | -     | 149.85 | _                        | Hz     |
| f <sub>dual</sub>       | identification operating dual<br>frequency                             | B/G and D/K standard;<br><sup>1/</sup> <sub>57</sub> f <sub>H1</sub>                              | _     | 274.12 | _                        | Hz     |
| f <sub>dual(h)</sub>    | identification operating<br>dual (h) frequency                         | M standard; <sup>1</sup> / <sub>57</sub> f <sub>H2</sub>                                          | -     | 276.04 | -                        | Hz     |
| t <sub>ident(on)</sub>  | total identification time on for                                       | normal mode; note 12                                                                              | 0.35  | -      | 2                        | S      |
|                         | identification mode change                                             | fast mode; note 12                                                                                | 0.1   | -      | 0.5                      | s      |
| t <sub>ident(off)</sub> | total identification time off for                                      | normal mode; note 12                                                                              | 0.6   | -      | 1.6                      | s      |
|                         | identification mode change                                             | fast mode; note 12                                                                                | 0.15  | -      | 0.4                      | s      |
| $\Delta f_{ident}$      | identification window width                                            | normal mode; note 13                                                                              | -     | 2      | -                        | Hz     |
|                         |                                                                        | fast mode; note 13                                                                                | -     | 8      | -                        | Hz     |
| C/N <sub>pilot</sub>    | pilot sideband carrier-to-noise<br>ratio for start of identification   |                                                                                                   | -     | 33     | -                        | dBc/Hz |
| f <sub>det</sub>        | pull-in frequency range of                                             | normal mode lower side                                                                            | -0.63 | _      | -0.63                    | Hz     |
|                         | identification PLL (referred to<br>f <sub>stereo</sub> = 117.48 Hz and | normal mode upper side                                                                            | 0.63  | -      | 0.63                     | Hz     |
|                         | $f_{dual} = 274.12 \text{ Hz}$                                         | fast mode lower side                                                                              | -2.05 | -      | -2.05                    | Hz     |
|                         |                                                                        | fast mode upper side                                                                              | 2.05  | -      | 2.05                     | Hz     |
| Reference i             | nput (operation as crystal osci                                        | llator; pin 15)                                                                                   |       |        |                          |        |
| f <sub>sr(xtal)</sub>   | series resonant frequency of crystal                                   | fundamental mode;<br>$C_L = 20$ to 30 pF during<br>crystal production                             | -     | 4.0    | -                        | MHz    |
| $\Delta f_{w(max)}$     | allowed maximum spread of oscillator working frequency                 | over operating temperature<br>range including ageing and<br>influence of drive circuit;<br>note 3 | -     | -      | $\pm 300 \times 10^{-6}$ |        |
| $\Delta f_R$            | cutting frequency tolerance                                            |                                                                                                   | _     | -      | $\pm 50 	imes 10^{-6}$   |        |
| $\Delta f_d$            | frequency drift                                                        |                                                                                                   | _     | -      | $\pm 50 \times 10^{-6}$  |        |

# TDA9873H

| SYMBOL                    | PARAMETER                                           | CONDITIONS                                                                 | MIN.                 | TYP. | MAX.                     | UNIT |
|---------------------------|-----------------------------------------------------|----------------------------------------------------------------------------|----------------------|------|--------------------------|------|
| R <sub>s(eq)</sub>        | equivalent crystal series resistance                |                                                                            | -                    | 60   | 200                      | Ω    |
| R <sub>s(um)</sub>        | crystal series resistance of unwanted mode          |                                                                            | $2 \times R_{s(eq)}$ | _    | -                        | Ω    |
| Reference i               | nput (operation as input termir                     | nal; pin 15)                                                               |                      |      |                          |      |
| f <sub>ω</sub>            | working frequency                                   |                                                                            | -                    | 4    | -                        | MHz  |
| VI                        | DC input voltage                                    |                                                                            | 2.3                  | 2.6  | 2.9                      | V    |
| R <sub>i</sub>            | input resistance                                    |                                                                            | 2.5                  | 3.0  | 3.5                      | kΩ   |
| $\Delta f_{ref}$          | tolerance of reference frequency                    | notes 3 and 14                                                             | -                    | -    | $\pm 300 \times 10^{-6}$ |      |
| V <sub>ref(rms)</sub>     | amplitude of reference source (RMS value)           | operation as input terminal                                                | 80                   | -    | 400                      | mV   |
| V <sub>o(ref)</sub>       | output resistance of reference source               |                                                                            | -                    | _    | 4.7                      | kΩ   |
| C <sub>K</sub>            | decoupling capacitance to external reference source | operation as input terminal                                                | 22                   | 100  | -                        | pF   |
| I <sup>2</sup> C-bus tran | sceiver (pins 29 and 30); note                      | 15                                                                         |                      |      |                          |      |
| f <sub>clk</sub>          | clock frequency                                     |                                                                            | 0                    | _    | 100                      | kHz  |
| VIH                       | HIGH-level input voltage                            |                                                                            | 3                    | -    | V <sub>CC</sub>          | V    |
| V <sub>IL</sub>           | LOW-level input voltage                             |                                                                            | -0.3                 | -    | +1.5                     | V    |
| I <sub>IH</sub>           | HIGH-level input current                            |                                                                            | -10                  | -    | +10                      | μA   |
| IIL                       | LOW-level input current                             |                                                                            | -10                  | _    | +10                      | μA   |
| V <sub>OL</sub>           | LOW-level output voltage                            | I <sub>OL</sub> = 3 mA                                                     | -                    | _    | 0.4                      | V    |
| I <sub>o(sink)</sub>      | output sink current                                 | $V_{CC} = 0 V$                                                             | -                    | _    | 10                       | μA   |
| I <sub>o(source)</sub>    | output source current                               | $V_{CC} = 0 V$                                                             | -                    | _    | 10                       | μA   |
| Port output               | s P1 and P2 (open-collector ou                      | tputs; pins 37 and 42)                                                     |                      |      |                          |      |
| V <sub>OL</sub>           | LOW-level output voltage                            | I <sub>o</sub> = 1 mA (sink)                                               | -                    | _    | 0.3                      | V    |
| Io(sink)(port)            | port output sink current                            | port at LOW level                                                          | -                    | _    | 1                        | mA   |
| Power-on re               | eset                                                |                                                                            |                      | -    |                          |      |
| V <sub>CC(sr)</sub>       | supply voltage for start of reset                   | decreasing supply voltage                                                  | 2.5                  | 3    | 3.5                      | V    |
| V <sub>CC(er)</sub>       | supply voltage for end of reset                     | increasing supply voltage;<br>I <sup>2</sup> C-bus transmission<br>enabled | -                    | _    | 4.5                      | V    |

### Notes

- Input level for IF intercarrier from an external generator with 50 Ω source impedance, f<sub>mod</sub> = 400 Hz, 27 kHz deviation of audio references: level for SC1 is 50 mV (RMS), SC1/SC2 = 7 dB. S/N and THD measurements are taken at 50 µs de-emphasis.
- 2. For higher input voltages a series resistor connected to pin 25 is recommended.
- 3. The tolerance of the reference frequency determines the accuracy of the FM demodulator centre frequencies, maximum FM deviation, pilot window width and pilot window mid-frequency error.

# TDA9873H

4. Approximate calculation of the FM-PLL loop filter can be done using the following formula:

$$B_{L(-3dB)} = \frac{1}{2\pi} \sqrt{\frac{\kappa_O \times \kappa_D}{C_P}} \left( 1.55 - \frac{1}{4R^2 \times K_O \times K_D \times C_P} \right)$$
  
with  $K_O = VCO$  steepness  $\left(\frac{rad}{V}\right)$  or  $\left(2\pi \frac{Hz}{V}\right)$   
 $K_D = \text{phase detector steepness } \left(\frac{\mu A}{rad}\right)$   
 $R = \text{loop resistor.}$ 

 $C_S$  = series capacitor.

 $C_P$  = parallel capacitor.

 $B_{L(-3dB)}$  = loop bandwidth for -3 dB.

Example for  $B_{L(-3dB)}$  = 80 kHz:  $C_S$  = 3.3 nF;  $C_P$  = 680 pF; R = 5.6 k $\Omega$ .

- 5. The lower limit of audio bandwidth depends on the value of the capacitors at pins 24 and 26. A value of  $C_{AF}$  = 470 nF leads to  $B_{AF(-3dB)}$  < 20 Hz and a value of  $C_{AF}$  = 220 nF leads to  $B_{AF(-3dB)}$  < 40 Hz.
- S/N decreases by 4 dB if no second sound carrier is present; auto mute enabled. Condition for B/G, I and D/K standard: V<sub>CC</sub> = 5 V and Δf = 27 kHz (m = 54%). Condition for M standard: V<sub>CC</sub> = 5 V and Δf = 13.5 kHz; 6 dB gain added internally to compensate for smaller deviation.
- R modulated and L monitored. The I<sup>2</sup>C-bus stereo adjustment has to be set to a default value. For B/G, D/K (2) and M standard the default value is 0 dB, for D/K (1) standard the default value is 0.1 dB and for D/K (3) standard the default value is 0.2 dB.
- Using potentiometer adjustment, the AF output voltage is reduced by 1.3 dB because of the series resistor (see Fig.8).
- 9. Separate alignment for each standard necessary. Minimum value for D/K (3) standard is 37 dB.
- 10. Because the loop transfer function is not flat, the de-emphasis is superimposed by an amplitude response correction that compensates for an influence from the FM demodulators.
- 11. Approximate calculation of the pilot PLL loop filter can be done using the following formulae:  $B_{L(-3dB)} \approx 1.89 f_n$

$$f_n = \frac{1}{2\pi} \sqrt{\frac{K_O \times K_D}{C}}$$

$$\vartheta = \frac{\mathsf{R}}{2} \sqrt{\mathsf{C} \times \mathsf{K}_{\mathsf{O}} \times \mathsf{K}_{\mathsf{D}}}$$

with  $f_n$  = natural frequency of PLL.

$$K_0 = VCO \text{ steepness } \left(\frac{rad}{V}\right) \text{ or } \left(2\pi \frac{Hz}{V}\right)$$

 $K_D$  = phase detector steepness  $\left(\frac{\mu A}{rad}\right)$ 

 $\begin{array}{l} \mathsf{R} = \mathsf{loop}\ \mathsf{resistor}.\\ \mathsf{C} = \mathsf{loop}\ \mathsf{capacitor}.\\ \mathsf{B}_{\mathsf{L}(-3\mathsf{dB})} = \mathsf{loop}\ \mathsf{bandwidth}\ \mathsf{for}\ -3\ \mathsf{dB}.\\ \vartheta = \mathsf{damping}\ \mathsf{factor}.\\ \text{The formulae are only valid under the condition:}\ 0.5 \leq \vartheta \leq 0.8\\ \mathsf{Example}\ \mathsf{for}\ \mathsf{B}_{\mathsf{L}(-3\mathsf{dB})} = \mathsf{544}\ \mathsf{Hz}:\ \mathsf{C} = \mathsf{100}\ \mathsf{nF};\ \mathsf{R} = \mathsf{7.5}\ \mathsf{k}\Omega;\ \vartheta = \mathsf{0.67};\ \mathsf{f_n} = \mathsf{288}\ \mathsf{Hz}. \end{array}$ 

- 12. The maximum total system identification time 'on' for a channel change is equal to the maximum value of t<sub>ident(on)</sub> plus t<sub>I2C(read-out)</sub>. The maximum total system identification time 'off' for a channel change is equal to the maximum value of t<sub>ident(off)</sub> plus t<sub>I2C(read-out)</sub>. The fast mode is mainly for use during search tuning, program or channel select. If the channel is selected, the identification response should be switched to normal mode for improved reliability. However due to the transition from fast to normal mode, the identification bits are not valid for one integrator period. Therefore the transmitter mode detected during the fast mode must be stored before changing to the normal mode. The storage must be kept for two seconds (maximum value of t<sub>ident(on)</sub> in the normal mode) from the moment of transition. The identification can now operate in the normal mode until the next tuning action.
- 13. Identification window is defined as total pull-in frequency range (lower plus upper side) of identification PLL (steady detection) plus window increase due to integrator (fluctuating detection).
- 14. Window width dependent on  $f_{\boldsymbol{\omega}}$
- 15. The AC characteristics are in accordance with the l<sup>2</sup>C-bus specification. The maximum clock frequency is 100 kHz. Information about the l<sup>2</sup>C-bus can be found in the brochure *"The l<sup>2</sup>C-bus and how to use it"* (order number 9398 393 40011).

| STANDARD | f <sub>SC1</sub><br>(MHz) | f <sub>SC2</sub><br>(MHz) | PILOT<br>FREQUENCY<br>f <sub>pilot</sub> (kHz) | STEREO<br>IDENTIFICATION<br>FREQUENCY<br>f <sub>stereo</sub> (Hz) | DUAL<br>IDENTIFICATION<br>FREQUENCY<br>f <sub>dual</sub> (Hz) | DE-EMPHASIS<br>t <sub>DEP</sub> (μs) |
|----------|---------------------------|---------------------------|------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------|
| Μ        | 4.5                       | 4.724                     | 55.0699                                        | 149.85                                                            | 276.04                                                        | 75                                   |
| B/G      | 5.5                       | 5.742                     | 54.6875                                        | 117.48                                                            | 274.12                                                        | 50                                   |
| Ι        | 6                         | -                         | -                                              | -                                                                 | —                                                             | 50                                   |
| D/K (1)  | 6.5                       | 6.268                     | 54.6875                                        | 117.48                                                            | 274.12                                                        | 50                                   |
| D/K (2)  | 6.5                       | 6.742                     | 54.6875                                        | 117.48                                                            | 274.12                                                        | 50                                   |
| D/K (3)  | 6.5                       | 5.742                     | 54.6875                                        | 117.48                                                            | 274.12                                                        | 50                                   |

**Table 1**TV standard settings



TDA9873H

# Multistandard dual carrier stereo sound decoder





Philips Semiconductors

Product specification

TDA9873H

# Multistandard dual carrier stereo sound decoder



2000 Apr 04

# TDA9873H

### I<sup>2</sup>C-BUS PROTOCOL

### I<sup>2</sup>C-bus format to read (device identification code)

Table 2 Explanation of I<sup>2</sup>C-bus format to read (device identification code)

| NAME          | DESCRIPTION                                                |
|---------------|------------------------------------------------------------|
| S             | START condition; generated by the master                   |
| SLAVE ADDRESS | 101 101 1; pin MAD not connected (standard)                |
|               | 101 101 0; pin MAD connected to ground (pin programmable)  |
| R/W           | logic 0 (write); generated by the master                   |
|               | logic 1 (read); generated by the master                    |
| A             | acknowledge; generated by the slave                        |
| SUBADDRESS    | 111 111 10 (254)                                           |
| DATA          | slave transmits the device identification code 80H; note 1 |
| AN            | acknowledge not; generated by the master                   |
| Р             | STOP condition; generated by the master                    |

### Note

1. This data word H80 (device identification code) is read from the subaddress 254 which is set in the last write transfer.

### I<sup>2</sup>C-bus format to read (slave transmits data)

| S | SLAVE ADDRESS | R/W = 1 | А | DATA | AN | Р |
|---|---------------|---------|---|------|----|---|
|---|---------------|---------|---|------|----|---|

### Table 3 Explanation of I<sup>2</sup>C-bus format to read (slave transmits data)

| NAME DESCRIPTION |                                                           |  |  |
|------------------|-----------------------------------------------------------|--|--|
| S                | START condition; generated by the master                  |  |  |
| SLAVE ADDRESS    | 101 101 1; pin MAD not connected (standard)               |  |  |
|                  | 101 101 0; pin MAD connected to ground (pin programmable) |  |  |
| R/W              | logic 1 (read); generated by the master                   |  |  |
| A                | acknowledge; generated by the slave                       |  |  |
| DATA             | slave transmits an 8-bit data word                        |  |  |
| AN               | acknowledge not; generated by the master                  |  |  |
| Р                | STOP condition; generated by the master                   |  |  |

### Table 4 Definition of the transmitted byte after read condition

| MSB |    |    |    |    |    |    | LSB  |
|-----|----|----|----|----|----|----|------|
| D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0   |
| 1   | 0  | 0  | Y  | Y  | DS | ST | PONR |

## TDA9873H

### **Table 5**Bit functions of Table 4

| BIT  | FUNCTION                                                     |
|------|--------------------------------------------------------------|
| PONR | Power-on reset; if PONR = 1, then Power-on reset is detected |
| ST   | stereo sound; if ST = 1, then stereo sound is identified     |
| DS   | dual sound; if $DS = 1$ , then dual sound is identified      |
| Y    | indefinite                                                   |

### Table 6 Interpretation of identification bits

| ST | DS | FUNCTION                 |
|----|----|--------------------------|
| 0  | 0  | mono                     |
| 0  | 1  | dual sound               |
| 1  | 0  | stereo sound             |
| 1  | 1  | incorrect identification |

### Table 7Power-on reset

| PONR | FUNCTION                                        |
|------|-------------------------------------------------|
| 0    | after successful reading of the status register |
| 1    | after Power-on reset or after supply breakdown  |

If the master generates an acknowledge not and a STOP condition when it has received the data word READ, the master terminates the bus transfer. On the other hand, if the master generates an acknowledge then the slave started a second transfer with the READ byte and so on until the master generates an acknowledge not and STOP condition.

### I<sup>2</sup>C-bus format to write (slave receives data)

| S | SLAVE ADDRESS | $R/\overline{W} = 0$ | А | SUBADDRESS | Α | DATA | А | Р |
|---|---------------|----------------------|---|------------|---|------|---|---|

### Table 8 Explanation of I<sup>2</sup>C-bus format to write (slave receives data)

| NAME          | DESCRIPTION                                               |
|---------------|-----------------------------------------------------------|
| S             | START condition                                           |
| SLAVE ADDRESS | 101 101 1; pin MAD not connected (standard)               |
|               | 101 101 0; pin MAD connected to ground (pin programmable) |
| R/W           | logic 0 (write)                                           |
| А             | acknowledge; generated by slave                           |
| SUBADDRESS    | see Table 9                                               |
| DATA          | note 1; see Table 10                                      |
| Р             | STOP condition                                            |

### Note

1. If more than 1 byte of DATA is transmitted, auto-increment is performed, starting from the transmitted subaddress and auto-increment of the subaddress is performed in accordance with the order of Table 9.

# TDA9873H

| FUNCTION        | MSB |    |    |    |    |    |                          |                          |  |
|-----------------|-----|----|----|----|----|----|--------------------------|--------------------------|--|
| FUNCTION        | D7  | D6 | D5 | D4 | D3 | D2 | <b>D1</b> <sup>(1)</sup> | <b>D0</b> <sup>(1)</sup> |  |
| Switching       | 0   | 0  | 0  | 0  | 0  | 0  | 0                        | 0                        |  |
| Adjust/standard | 0   | 0  | 0  | 0  | 0  | 0  | 0                        | 1                        |  |
| Port            | 0   | 0  | 0  | 0  | 0  | 0  | 1                        | 0                        |  |

### Table 9 Subaddress definition (second byte after slave address)

### Note

1. Significant subaddress bits.

### Table 10 Data definition (third byte after slave address)

| FUNCTION             | MSB |    |    |    |    |    |    | LSB |
|----------------------|-----|----|----|----|----|----|----|-----|
| FUNCTION             | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
| Switching data       | B7  | B6 | B5 | B4 | B3 | B2 | B1 | B0  |
| Adjust/standard data | C7  | C6 | C5 | C4 | C3 | C2 | C1 | C0  |
| Port data            | 0   | 0  | E5 | E4 | E3 | E2 | E1 | E0  |

### Table 11 Bit functions of Table 10

| BITS      | FUNCTION                                   |
|-----------|--------------------------------------------|
| B0 and B1 | signal source select; see Table 14         |
| B2 and B3 | output signal select; see Table 13         |
| B4        | stereo setting bit; see Table 13           |
| B5        | output level switching; see Table 16       |
| B6        | mute bit; see Table 17                     |
| B7        | auto mute enable; see Table 18             |
| C0 to C3  | stereo adjust; see Table 19                |
| C4 to C6  | standard switching; see Table 20           |
| C7        | identification response time; see Table 21 |
| E0        | port 1; see Table 22                       |
| E1        | port 2; see Table 23                       |
| E2        | test mode; see Table 24 (not for customer) |
| E3 to E5  | mono output setting; see Table 25          |

**Table 12** Data setting of third byte after Power-on reset; see note 1

| FUNCTION             | MSB |    |    |    |    |    |    | LSB |
|----------------------|-----|----|----|----|----|----|----|-----|
| FUNCTION             | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
| Switching data       | 1   | 1  | Х  | Х  | Х  | Х  | Х  | Х   |
| Adjust/standard data | 0   | 0  | 0  | 0  | 0  | 1  | 1  | 0   |
| Port data            | 0   | 0  | 1  | 1  | 1  | 0  | 1  | 1   |

### Note

1. X = don't care.

# TDA9873H

SWITCHING DATA BITS

| Table 13 | Mode and output | switching; data by | /te to select AF input | s and AF outputs |
|----------|-----------------|--------------------|------------------------|------------------|
|          |                 | o                  |                        |                  |

| TRANSMISSION MODE | SELECTED MODE | OUTL | OUTR | B4 | B3 | B2 |
|-------------------|---------------|------|------|----|----|----|
| Mono              | М             | М    | М    | 0  | 0  | 1  |
| Stereo            | forced mono   | М    | М    | 0  | 0  | 1  |
|                   | ST            | L    | R    | 1  | 0  | 0  |
|                   |               | R    | L    | 1  | 1  | 1  |
| Dual              | AB            | A    | В    | 0  | 0  | 0  |
|                   | AA            | A    | A    | 0  | 0  | 1  |
|                   | ВВ            | В    | В    | 0  | 1  | 0  |
|                   | ВА            | В    | А    | 0  | 1  | 1  |
| External mono     | EXTM          | EXTM | EXTM | 0  | 0  | 0  |
| External stereo   | EXTL, EXTR    | EXTL | EXTR | 0  | 0  | 0  |
|                   | EXTL, EXTL    | EXTL | EXTL | 0  | 0  | 1  |
|                   | EXTR, EXTR    | EXTR | EXTR | 0  | 1  | 0  |
|                   | EXTR, EXTL    | EXTR | EXTL | 0  | 1  | 1  |

### Table 14 Source switching

| SIGNAL SOURCE   | B1 | B0 |
|-----------------|----|----|
| Internal        | 0  | 0  |
| External stereo | 1  | 0  |
| External mono   | 1  | 1  |

### Table 15 Stereo decoder outputs (CDE1 and CDE2)

| TRANSMISSION MODE | OUTPUTS | B4 |
|-------------------|---------|----|
| Stereo            | stereo  | 1  |
| Stereo            | mono    | 0  |
| Mono              | mono    | 0  |
| Dual              | dual    | 0  |

### Table 16 Output level switching

| OUTPUT LEVEL | B5 |
|--------------|----|
| Normal gain  | 1  |
| Reduced gain | 0  |

### Table 17 Mute switching of AF outputs

| OUTL AND OUTR | В6 |
|---------------|----|
| Not muted     | 0  |
| Muted         | 1  |

### Table 18 Auto mute activating

| AUTO MUTE | B7 |
|-----------|----|
| Disabled  | 0  |
| Active    | 1  |

# TDA9873H

### ADJUST AND STANDARD DATA BITS

### Table 19 Stereo adjustment, gain adjust in R channel

| GAIN STEREO<br>ADJUSTMENT (dB) | C3 | C2 | C1 | C0 |
|--------------------------------|----|----|----|----|
| -0.6                           | 0  | 0  | 0  | 0  |
| -0.5                           | 0  | 0  | 0  | 1  |
| -0.4                           | 0  | 0  | 1  | 0  |
| -0.3                           | 0  | 0  | 1  | 1  |
| -0.2                           | 0  | 1  | 0  | 0  |
| -0.1                           | 0  | 1  | 0  | 1  |
| 0.0                            | 0  | 1  | 1  | 0  |
| +0.1                           | 0  | 1  | 1  | 1  |
| +0.2                           | 1  | 0  | 0  | 0  |
| +0.3                           | 1  | 0  | 0  | 1  |
| +0.4                           | 1  | 0  | 1  | 0  |
| +0.5                           | 1  | 0  | 1  | 1  |
| +0.6                           | 1  | 1  | 0  | 0  |
| +0.7                           | 1  | 1  | 0  | 1  |

PORT DATA BITS

### Table 22 Port 1 output

| PORT 1     | E0 |
|------------|----|
| LOW level  | 0  |
| HIGH level | 1  |

### Table 23 Port 2 output

| PORT 2     | E1 |
|------------|----|
| LOW level  | 0  |
| HIGH level | 1  |

### Table 24 Test mode; note 1

| TEST MODE | E2 |
|-----------|----|
| Off       | 0  |
| On        | 1  |

### Note

1. Not for customer; for Philips Semiconductors only.

### Table 20 Standard switching

| STANDARD | C6 | C5 | C4 |
|----------|----|----|----|
| B/G      | 0  | 0  | 0  |
| Μ        | 0  | 0  | 1  |
| D/K (1)  | 0  | 1  | 0  |
| D/K (2)  | 0  | 1  | 1  |
| D/K (3)  | 1  | 0  | 0  |
| Ι        | 1  | 0  | 1  |

### Table 21 Identification response time

| RESPONSE TIME | C7 |
|---------------|----|
| Normal        | 0  |
| Fast          | 1  |

# TDA9873H

### Table 25 Mono output

| TRANSMISSION MODE | STEREO DECODER | OUTM                                        | E5 | E4 | E3 | B4 |
|-------------------|----------------|---------------------------------------------|----|----|----|----|
| Mono              | mono           | mono                                        | 0  | 0  | 0  | 0  |
| Stereo            | forced mono    | mono                                        | 0  | 0  | 0  | 0  |
| Dual              | dual           | dual A                                      | 0  | 0  | 0  | 0  |
| Dual              | dual           | dual B                                      | 0  | 0  | 1  | 0  |
| Stereo            | stereo         | mono                                        | 0  | 1  | 0  | 1  |
| -                 | -              | EXTM                                        | 0  | 1  | 1  | _  |
| -                 | -              | EXTL                                        | 1  | 0  | 0  | _  |
| -                 | -              | EXTR                                        | 1  | 0  | 1  | _  |
| -                 | -              | EXTL/R; <sup>1</sup> / <sub>2</sub> (L + R) | 1  | 1  | 0  | _  |
| -                 | -              | mute                                        | 1  | 1  | 1  | _  |

# TDA9873H

### APPLICATION INFORMATION





# TDA9873H

### INTERNAL PIN CONFIGURATION















# TDA9873H

### PACKAGE OUTLINES





# TDA9873H

### SOLDERING

### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

### **Reflow soldering**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

# TDA9873H

### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                         | SOLDERING METHOD                  |                       |  |
|---------------------------------|-----------------------------------|-----------------------|--|
|                                 | WAVE                              | REFLOW <sup>(1)</sup> |  |
| BGA, SQFP                       | not suitable                      | suitable              |  |
| HLQFP, HSQFP, HSOP, HTSSOP, SMS | not suitable <sup>(2)</sup>       | suitable              |  |
| PLCC <sup>(3)</sup> , SO, SOJ   | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                 | not recommended <sup>(3)(4)</sup> | suitable              |  |
| SSOP, TSSOP, VSO                | not recommended <sup>(5)</sup>    | suitable              |  |

### Notes

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

TDA9873H

### DATA SHEET STATUS

| DATA SHEET STATUS         | PRODUCT<br>STATUS | DEFINITIONS <sup>(1)</sup>                                                                                                                                                                                                                                          |
|---------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                                   |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be<br>published at a later date. Philips Semiconductors reserves the right to<br>make changes at any time without notice in order to improve design and<br>supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                                |

### Note

1. Please consult the most recently issued data sheet before initiating or completing a design.

### DEFINITIONS

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

TDA9873H

NOTES

TDA9873H

NOTES

TDA9873H

NOTES

# Philips Semiconductors – a worldwide company

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Argentina: see South America Tel. +31 40 27 82785, Fax. +31 40 27 88399 Australia: 3 Figtree Drive, HOMEBUSH, NSW 2140, New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 Tel. +64 9 849 4160, Fax. +64 9 849 7811 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 1 60 101 1248. Fax. +43 1 60 101 1210 Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773 Pakistan: see Singapore Belgium: see The Netherlands Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Brazil: see South America Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, Poland: Al.Jerozolimskie 195 B, 02-222 WARSAW, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 68 9211, Fax. +359 2 68 9102 Tel. +48 22 5710 000, Fax. +48 22 5710 001 Portugal: see Spain Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381, Fax. +1 800 943 0087 Romania: see Italy China/Hong Kong: 501 Hong Kong Industrial Technology Centre, Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +7 095 755 6918, Fax. +7 095 755 6919 Tel. +852 2319 7888, Fax. +852 2319 7700 Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762, Tel. +65 350 2538, Fax. +65 251 6500 Colombia: see South America Czech Republic: see Austria Slovakia: see Austria Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V, Slovenia: see Italy Tel. +45 33 29 3333, Fax. +45 33 29 3905 South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, Finland: Sinikalliontie 3, FIN-02630 ESPOO, 2092 JOHANNESBURG, P.O. Box 58088 Newville 2114, Tel. +358 9 615 800, Fax. +358 9 6158 0920 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +33 1 4099 6161, Fax. +33 1 4099 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 2353 60, Fax. +49 40 2353 6300 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: PT Philips Development Corporation, Semiconductors Division, Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI), Tel. +39 039 203 6838. Fax +39 039 203 6800 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087

Middle East: see Italy

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 2000 SCA 69 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753504/03/pp40

Date of release: 2000 Apr 04

Document order number: 9397 750 06932

Let's make things better.







Tel. +27 11 471 5401, Fax. +27 11 471 5398 South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil Tel. +55 11 821 2333. Fax. +55 11 821 2382

Spain: Balmes 22, 08007 BARCELONA Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 5985 2000, Fax. +46 8 5985 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2741 Fax. +41 1 488 3263

Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2886, Fax. +886 2 2134 2874 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 28 81260 Umraniye, ISTANBUL, Tel. +90 216 522 1500, Fax. +90 216 522 1813 Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7,

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes,

MIDDLESEX UB3 5BX, Tel. +44 208 730 5000, Fax. +44 208 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381, Fax. +1 800 943 0087

Uruguay: see South America

Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 3341 299, Fax.+381 11 3342 553

Internet: http://www.semiconductors.philips.com