### INTEGRATED CIRCUITS

### DATA SHEET

# TDA8784 18 Msps, 10-bit analog-to-digital interface for CCD cameras

Product specification Supersedes data of 1998 Aug 05 File under Integrated Circuits, IC02 1999 Sep 21





### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

**TDA8784** 

#### **FEATURES**

- Correlated Double Sampling (CDS), AGC, 10-bit ADC and reference regulator included, adjustable bandwidth (CDS and AGC)
- Fully programmable via a 3-wire serial interface
- · Sampling frequency up to 18 MHz
- AGC gain from 4.5 to 34.5 dB (in 0.1 dB steps)
- CDS programmable bandwidth from 4 to 120 MHz
- AGC programmable bandwidth from 4 to 54 MHz
- Standby mode available for each block for power saving applications (20 mW typical)
- 6 dB fixed gain analog output for analog iris control
- 8-bit and 10-bit DAC included for analog settings
- Low power consumption of only 483 mW typical
- 5 V operation and 2.5 to 5.25 V operation for the digital outputs
- TTL compatible inputs, TTL and CMOS compatible outputs.

#### **APPLICATIONS**

· CCD camera systems.

#### **GENERAL DESCRIPTION**

The TDA8784 is a 10-bit analog-to-digital interface for CCD cameras. The device includes a correlated double sampling circuit, AGC and a low-power 10-bit Analog-to-Digital Converter (ADC) together with its reference voltage regulator.

The AGC and CDS have a bandwidth circuit controlled by on-chip DACs via a serial interface.

A 10-bit DAC controls the ADC input clamp level.

An additional 8-bit DAC is provided for additional system controls; its output voltage range is 1.4 V (p-p) which is available at pin OFDOUT.

#### **ORDERING INFORMATION**

| TYPE      |        | PACKAGE                                                                          |          |  | PACKAGE |  |
|-----------|--------|----------------------------------------------------------------------------------|----------|--|---------|--|
| NUMBER    | NAME   | DESCRIPTION                                                                      | VERSION  |  |         |  |
| TDA8784HL | LQFP48 | plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm | SOT313-2 |  |         |  |

## 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

### QUICK REFERENCE DATA

| SYMBOL                   | PARAMETER                                                      | CONDITIONS                                                                           | MIN. | TYP.  | MAX. | UNIT |
|--------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------|------|-------|------|------|
| V <sub>CCA</sub>         | analog supply voltage                                          |                                                                                      | 4.75 | 5     | 5.25 | V    |
| V <sub>CCD</sub>         | digital supply voltage                                         |                                                                                      | 4.75 | 5     | 5.25 | V    |
| V <sub>CCO</sub>         | digital outputs supply voltage                                 |                                                                                      | 2.5  | 3     | 5.25 | V    |
| I <sub>CCA</sub>         | analog supply current                                          |                                                                                      | _    | 78    | 85   | mA   |
| I <sub>CCD</sub>         | digital supply current                                         |                                                                                      | _    | 18    | 20   | mA   |
| Icco                     | digital outputs supply current                                 | f <sub>CLK</sub> = 18 MHz;<br>C <sub>L</sub> = 20 pF; ramp input                     | _    | 1     | _    | mA   |
| ADC <sub>res</sub>       | ADC resolution                                                 |                                                                                      | _    | 10    | _    | bits |
| V <sub>i(CDS)(p-p)</sub> | CDS input voltage (peak-to-peak value)                         |                                                                                      | _    | 400   | 1200 | mV   |
| G <sub>CDS</sub>         | CDS output amplifier gain                                      |                                                                                      | _    | 6     | _    | dB   |
| f <sub>CLK(max)</sub>    | maximum clock frequency                                        | $f_{cut(CDS)} = 120 \text{ MHz};$<br>$f_{cut(AGC)} = 54 \text{ MHz}$                 | 18   | _     | _    | MHz  |
| AGC <sub>dyn</sub>       | AGC dynamic range                                              |                                                                                      | _    | 30    | _    | dB   |
| N <sub>tot(rms)</sub>    | total output noise from CDS input to<br>ADC output (RMS value) | gain = 4.5 dB;<br>f <sub>cut(CDS)</sub> = 120 MHz;<br>f <sub>cut(AGC)</sub> = 40 MHz | _    | 0.125 | _    | LSB  |
| E <sub>in(rms)</sub>     | equivalent input noise (RMS value)                             | gain = 34.5 dB                                                                       | _    | 125   | _    | μV   |
| P <sub>tot</sub>         | total power consumption                                        |                                                                                      | _    | 483   | 550  | mW   |

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

#### **BLOCK DIAGRAM**



4

1999 Sep 21

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

### **PINNING**

| SYMBOL            | PIN | DESCRIPTION                                                                                                                                                                                                                                        |
|-------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLPOB             | 1   | clamp pulse input at optical black                                                                                                                                                                                                                 |
| AGND4             | 2   | analog ground 4                                                                                                                                                                                                                                    |
| OFDOUT            | 3   | analog output of the additional 8-bit control DAC (controlled via the serial interface)                                                                                                                                                            |
| AMPOUT            | 4   | CDS amplifier output (fixed gain = 6 dB)                                                                                                                                                                                                           |
| AGND1             | 5   | analog ground 1                                                                                                                                                                                                                                    |
| V <sub>CCA1</sub> | 6   | analog supply voltage 1                                                                                                                                                                                                                            |
| AGCOUT            | 7   | AGC amplifier signal output                                                                                                                                                                                                                        |
| CPCDS             | 8   | clamp storage capacitor pin                                                                                                                                                                                                                        |
| AGND5             | 9   | analog ground 5                                                                                                                                                                                                                                    |
| ADCIN             | 10  | ADC analog signal input from AGCOUT via a short circuit                                                                                                                                                                                            |
| CLPADC            | 11  | clamp control input for ADC analog input signal clamp (used with a capacitor from V <sub>ref</sub> to ground)                                                                                                                                      |
| V <sub>ref</sub>  | 12  | ADC input clamp reference voltage (normally connected to pin V <sub>RB</sub> or DACOUT, or shorted to ground via a capacitor)                                                                                                                      |
| DACOUT            | 13  | DAC output for ADC clamp level                                                                                                                                                                                                                     |
| AGND2             | 14  | analog ground 2                                                                                                                                                                                                                                    |
| V <sub>CCA2</sub> | 15  | analog supply voltage 2                                                                                                                                                                                                                            |
| V <sub>RB</sub>   | 16  | ADC reference voltage (BOTTOM) code 0                                                                                                                                                                                                              |
| V <sub>RT</sub>   | 17  | ADC reference voltage (TOP) code 1023                                                                                                                                                                                                              |
| DEC1              | 18  | decoupling 1 (decoupled to ground via a capacitor)                                                                                                                                                                                                 |
| AGND6             | 19  | analog ground 6                                                                                                                                                                                                                                    |
| SDATA             | 20  | serial data input for the 4 control DACs (9-bit DAC for AGC gain, 8-bit DAC for frequency cut-off; additional 8-bit DAC for OFD output voltage; 10-bit DAC for ADC clamp level and the standby mode per block and edge pulse control); see Table 1 |
| SCLK              | 21  | serial clock input for the control DACs and their serial interface; see Table 1                                                                                                                                                                    |
| SEN               | 22  | enable input for the serial interface shift register (active when SEN = logic 0); see Table 1                                                                                                                                                      |
| STDBY             | 23  | standby control pin (active HIGH); all the output bits are logic 0 when standby is enabled                                                                                                                                                         |
| V <sub>CCD1</sub> | 24  | digital supply voltage 1                                                                                                                                                                                                                           |
| DGND1             | 25  | digital ground 1                                                                                                                                                                                                                                   |
| D0                | 26  | ADC digital output 0 (LSB)                                                                                                                                                                                                                         |
| D1                | 27  | ADC digital output 1                                                                                                                                                                                                                               |
| D2                | 28  | ADC digital output 2                                                                                                                                                                                                                               |
| D3                | 29  | ADC digital output 3                                                                                                                                                                                                                               |
| D4                | 30  | ADC digital output 4                                                                                                                                                                                                                               |
| D5                | 31  | ADC digital output 5                                                                                                                                                                                                                               |
| D6                | 32  | ADC digital output 6                                                                                                                                                                                                                               |
| D7                | 33  | ADC digital output 7                                                                                                                                                                                                                               |
| D8                | 34  | ADC digital output 8                                                                                                                                                                                                                               |
| D9                | 35  | ADC digital output 9 (MSB)                                                                                                                                                                                                                         |
| OGND              | 36  | digital output ground                                                                                                                                                                                                                              |
| V <sub>CCO</sub>  | 37  | digital output supply voltage                                                                                                                                                                                                                      |

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

| SYMBOL            | PIN | DESCRIPTION                                                                                     |
|-------------------|-----|-------------------------------------------------------------------------------------------------|
| ŌĒ                | 38  | output enable (active LOW: digital outputs active; active HIGH: digital outputs high impedance) |
| V <sub>CCD2</sub> | 39  | digital supply voltage 2                                                                        |
| DGND2             | 40  | digital ground 2                                                                                |
| CLK               | 41  | ADC clock input                                                                                 |
| CLPDM             | 42  | clamp pulse input at dummy pixel                                                                |
| SHP               | 43  | pre-set sample-and-hold pulse input                                                             |
| SHD               | 44  | data sample-and-hold pulse input                                                                |
| V <sub>CCA3</sub> | 45  | analog supply voltage 3                                                                         |
| INP               | 46  | pre-set input signal from CCD                                                                   |
| IND               | 47  | data input signal from CCD                                                                      |
| AGND3             | 48  | analog ground 3                                                                                 |



### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

#### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL                | PARAMETER                                           | CONDITIONS         | MIN. | MAX.             | UNIT |
|-----------------------|-----------------------------------------------------|--------------------|------|------------------|------|
| V <sub>CCA</sub>      | analog supply voltage                               | note 1             | -0.3 | +7.0             | V    |
| V <sub>CCD</sub>      | digital supply voltage                              | note 1             | -0.3 | +7.0             | V    |
| V <sub>CCO</sub>      | output stages supply voltage                        | note 1             | -0.3 | +7.0             | V    |
| $\Delta V_{CC}$       | supply voltage difference                           |                    |      |                  |      |
|                       | between $V_{CCA}$ and $V_{CCD}$                     |                    | -1.0 | +1.0             | V    |
|                       | between V <sub>CCA</sub> and V <sub>CCO</sub>       |                    | -1.0 | +4.0             | V    |
|                       | between V <sub>CCD</sub> and V <sub>CCO</sub>       |                    | -1.0 | +4.0             | V    |
| Vi                    | input voltage                                       | referenced to AGND | -0.3 | +7.0             | V    |
| V <sub>CLK(p-p)</sub> | AC input voltage for switching (peak-to-peak value) | referenced to DGND | _    | V <sub>CCD</sub> | V    |
| Io                    | output current                                      |                    | _    | 10               | mA   |
| T <sub>stg</sub>      | storage temperature                                 |                    | -55  | +150             | °C   |
| T <sub>amb</sub>      | ambient temperature                                 |                    | -20  | +75              | °C   |
| Tj                    | junction temperature                                |                    | _    | 150              | °C   |

#### Note

1. The supply voltages  $V_{CCA}$ ,  $V_{CCD}$  and  $V_{CCO}$  may have any value between -0.3 and +7.0 V provided that the supply voltage difference  $\Delta V_{CC}$  remains as indicated.

### **HANDLING**

Inputs and outputs are protected against electrostatic discharges in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling integrated circuits.

### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 76    | K/W  |

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

### **CHARACTERISTICS**

 $V_{CCA}$  =  $V_{CCD}$  = 5 V;  $V_{CCO}$  = 3 V;  $f_{CLK}$  = 18 MHz;  $T_{amb}$  = 25 °C; unless otherwise specified.

| SYMBOL                     | PARAMETER                                       | CONDITIONS                                                                                                                                                                                                                                         | MIN.      | TYP.     | MAX.             | UNIT |
|----------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|------------------|------|
| Supplies                   |                                                 |                                                                                                                                                                                                                                                    | •         |          | •                | 1    |
| V <sub>CCA</sub>           | analog supply voltage                           |                                                                                                                                                                                                                                                    | 4.75      | 5        | 5.25             | V    |
| V <sub>CCD</sub>           | digital supply voltage                          |                                                                                                                                                                                                                                                    | 4.75      | 5        | 5.25             | V    |
| V <sub>CCO</sub>           | digital outputs supply voltage                  |                                                                                                                                                                                                                                                    | 2.5       | 3        | 5.25             | ٧    |
| I <sub>CCA</sub>           | analog supply current                           |                                                                                                                                                                                                                                                    | _         | 78       | 85               | mA   |
| I <sub>CCD</sub>           | digital supply current                          |                                                                                                                                                                                                                                                    | _         | 18       | 20               | mA   |
| I <sub>CCO</sub>           | digital outputs supply current                  | C <sub>L</sub> = 20 pF on all data outputs; ramp input                                                                                                                                                                                             | _         | 1        | _                | mA   |
| Digital inputs             | 3                                               |                                                                                                                                                                                                                                                    |           |          |                  |      |
| CLOCK INPUT:               | CLK (REFERENCED TO DGND)                        |                                                                                                                                                                                                                                                    |           |          |                  |      |
| V <sub>IL</sub>            | LOW-level input voltage                         |                                                                                                                                                                                                                                                    | 0         |          | 0.8              | V    |
| V <sub>IH</sub>            | HIGH-level input voltage                        |                                                                                                                                                                                                                                                    | 2.0       | _        | V <sub>CCD</sub> | V    |
| I <sub>IL</sub>            | LOW-level input current                         | V <sub>CLK</sub> = 0.8 V                                                                                                                                                                                                                           | <b>-1</b> | _        | +1               | μΑ   |
| I <sub>IH</sub>            | HIGH-level input current                        | V <sub>CLK</sub> = 2.0 V                                                                                                                                                                                                                           | _         | _        | 20               | μΑ   |
| Z <sub>i</sub>             | input impedance                                 | f <sub>CLK</sub> = 18 MHz                                                                                                                                                                                                                          | _         | 46       | _                | kΩ   |
| C <sub>i</sub>             | input capacitance                               | f <sub>CLK</sub> = 18 MHz                                                                                                                                                                                                                          | _         | 1        | _                | pF   |
| INPUTS: SHP                | AND SHD                                         |                                                                                                                                                                                                                                                    | 1         |          | 1                | 1    |
| V <sub>IL</sub>            | LOW-level input voltage                         |                                                                                                                                                                                                                                                    | 0         | _        | 0.8              | V    |
| V <sub>IH</sub>            | HIGH-level input voltage                        |                                                                                                                                                                                                                                                    | 2.0       | _        | V <sub>CCD</sub> | V    |
| I <sub>IL</sub>            | LOW-level input current                         | V <sub>IL</sub> = 0.6 V                                                                                                                                                                                                                            | _         | -6       | _                | μΑ   |
| I <sub>IH</sub>            | HIGH-level input current                        | V <sub>IH</sub> = 2.2 V                                                                                                                                                                                                                            | _         | 0        | _                | μА   |
| INPUTS: SEN,               | SCLK, SDATA, $\overline{\text{OE}}$ , STDBY, CL | PDM, CLPOB AND CLPADC                                                                                                                                                                                                                              | •         | •        | •                | •    |
| V <sub>IL</sub>            | LOW-level input voltage                         |                                                                                                                                                                                                                                                    | 0         | _        | 0.8              | V    |
| V <sub>IH</sub>            | HIGH-level input voltage                        |                                                                                                                                                                                                                                                    | 2.0       | _        | V <sub>CCD</sub> | V    |
| l <sub>i</sub>             | input current                                   |                                                                                                                                                                                                                                                    | -2        | <u> </u> | +2               | μΑ   |
| Correlated D               | ouble Sampling (CDS)                            |                                                                                                                                                                                                                                                    | 1         |          | 1                | 1    |
| V <sub>i(CDS)(p-p)</sub>   | CDS input amplitude (peak-to-peak value)        |                                                                                                                                                                                                                                                    | _         | 400      | 1200             | mV   |
| I <sub>CPCDS,INP,IND</sub> | input current pins 8, 46 and 47                 |                                                                                                                                                                                                                                                    | -2        | -        | +2               | μΑ   |
| t <sub>CDS(min)</sub>      | CDS control pulses minimum active time          | $\begin{split} f_{i(CDS1,2)} &= f_{CLK(pix);} \\ V_{i(CDS)} &= 1200 \text{ mV (p-p)} \\ \text{black-to-white transition in} \\ 1 \text{ pixel (\pm 1 LSB typ.);} \\ f_{cut(CDS)} &= 40 \text{ MHz;} \\ f_{cut(AGC)} &= 40 \text{ MHz} \end{split}$ | 12        | -        | _                | ns   |
| t <sub>hd1</sub>           | hold time INP compared to control pulse SHP     | see Fig.5                                                                                                                                                                                                                                          | _         | 1        | _                | ns   |

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

| SYMBOL                   | PARAMETER                                                       | CONDITIONS                                                                                                                                                          | MIN. | TYP.             | MAX. | UNIT |
|--------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|------|------|
| t <sub>hd2</sub>         | hold time of IND compared to control pulse SHD                  | see Fig.5                                                                                                                                                           | _    | 1                | _    | ns   |
| t <sub>set(CDS)</sub>    | CDS settling time                                               | see Fig.12; control DAC 4 bits input code; AGC gain = 0 dB; $f_{cut(AGC)} = 54$ MHz; $V_{i(CDS)} = 1200$ mV (p-p) black-to-white transition in 1 pixel (1 LSB typ.) |      |                  |      |      |
|                          |                                                                 | 0000                                                                                                                                                                | _    | 12               | _    | ns   |
|                          |                                                                 | 0001                                                                                                                                                                | _    | 25               | _    | ns   |
|                          |                                                                 | 0010                                                                                                                                                                | _    | 45               | _    | ns   |
|                          |                                                                 | 0011                                                                                                                                                                | _    | 55               | _    | ns   |
|                          |                                                                 | 0100                                                                                                                                                                | _    | 105              | _    | ns   |
|                          |                                                                 | 0111                                                                                                                                                                | _    | 140              | _    | ns   |
|                          |                                                                 | 1000                                                                                                                                                                | _    | 270              | _    | ns   |
|                          |                                                                 | 1011                                                                                                                                                                | _    | 300              | _    | ns   |
|                          |                                                                 | 1111                                                                                                                                                                | _    | 365              | _    | ns   |
| Amplifier out            | tputs                                                           |                                                                                                                                                                     | •    | ·                |      |      |
| G <sub>AMPOUT</sub>      | output amplifier gain                                           |                                                                                                                                                                     | _    | 6                | _    | dB   |
| Z <sub>AMPOUT</sub>      | output amplifier impedance                                      |                                                                                                                                                                     | _    | 300              | _    | Ω    |
| V <sub>AMPOUT(p-p)</sub> | output amplifier dynamic voltage (peak-to-peak value)           |                                                                                                                                                                     | _    | 2.4              | _    | V    |
| V <sub>AMPOUT(bl)</sub>  | output amplifier black level voltage                            |                                                                                                                                                                     | _    | 1.5              | _    | V    |
| V <sub>AGCOUT(p-p)</sub> | AGC output amplifier dynamic voltage level (peak-to-peak value) |                                                                                                                                                                     | _    | 2000             | _    | mV   |
| V <sub>AGCOUT</sub>      | AGC output amplifier black level voltage                        | V <sub>ref</sub> connected to DACOUT                                                                                                                                | _    | V <sub>ref</sub> | _    | V    |
| Z <sub>AGCOUT</sub>      | AGC output amplifier output impedance                           | at 10 kHz                                                                                                                                                           | _    | 5                | _    | Ω    |
| I <sub>AGCOUT</sub>      | AGC output static drive current                                 | static                                                                                                                                                              | _    | _                | 1    | mA   |
| G <sub>AGC(min)</sub>    | minimum gain of AGC circuit                                     | AGC DAC input code = 00 (9-bit control)                                                                                                                             | _    | 4.5              | _    | dB   |
| G <sub>AGC(max)</sub>    | maximum gain of AGC circuit                                     | AGC DAC input code ≥319 (9-bit control)                                                                                                                             | _    | 34.5             | _    | dB   |
| f <sub>cut(AGC)</sub>    | cut-off frequency AGC                                           | control DAC 4-bit                                                                                                                                                   |      |                  |      |      |
|                          |                                                                 | input code = 00                                                                                                                                                     | _    | 54               | _    | MHz  |
|                          |                                                                 | input code = 01                                                                                                                                                     | _    | 40               | _    | MHz  |
|                          |                                                                 | input code = 15                                                                                                                                                     | _    | 4                | _    | MHz  |

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

| SYMBOL                     | PARAMETER                                                              | CONDITIONS                                                                                                                                                                         | MIN. | TYP.         | MAX.  | UNIT       |
|----------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|-------|------------|
| Clamps                     | 1                                                                      |                                                                                                                                                                                    | !    |              | 1     |            |
| g <sub>m(ADC)</sub>        | ADC clamp transconductance                                             | at clamp level                                                                                                                                                                     | _    | 7            | _     | mS         |
| gm(CDS)                    | CDS clamp transconductance                                             | at clamp level                                                                                                                                                                     | _    | 1.5          | _     | mS         |
|                            | igital Converter (ADC)                                                 |                                                                                                                                                                                    | •    | _ <b>'</b>   | 1     |            |
| f <sub>CLK(max)</sub>      | maximum clock frequency                                                |                                                                                                                                                                                    | 18   | _            | _     | MHz        |
| t <sub>CPH</sub>           | clock pulse width HIGH                                                 |                                                                                                                                                                                    | 15   | _            | _     | ns         |
| t <sub>CPL</sub>           | clock pulse width LOW                                                  |                                                                                                                                                                                    | 15   | _            | _     | ns         |
| SR <sub>CLK</sub>          | clock input slew rate (rising and falling edge)                        | 10% to 90%                                                                                                                                                                         | 0.5  | _            | _     | V/ns       |
| V <sub>i(ADC)(p-p)</sub>   | ADC input voltage level (peak-to-peak value)                           |                                                                                                                                                                                    | _    | 2            | _     | V          |
| $V_{RB}$                   | ADC reference voltage output code 0                                    |                                                                                                                                                                                    | _    | 1.5          | _     | V          |
| V <sub>RT</sub>            | ADC reference voltage output code 1023                                 |                                                                                                                                                                                    | _    | 3.5          | _     | V          |
| I <sub>ADCIN</sub>         | input current pin 10                                                   |                                                                                                                                                                                    | -2   | _            | +120  | μΑ         |
| INL                        | integral non-linearity                                                 | ramp input                                                                                                                                                                         | _    | ±0.6         | ±1.5  | LSB        |
| DNL                        | differential non-linearity                                             | ramp input                                                                                                                                                                         | _    | ±0.2         | ±0.75 | LSB        |
| $t_{d(s)}$                 | sampling delay time                                                    |                                                                                                                                                                                    | _    | _            | 5     | ns         |
| Total chain o              | characteristics (CDS + AGC + A                                         | ADC)                                                                                                                                                                               |      |              |       |            |
| t <sub>d</sub>             | time delay between<br>SHD and CLK                                      | see Fig.5; 50% at rising edges CLK and SHP: transition full scale code 0 to 1023; $f_{cut(CDS)} = 40 \text{ MHz};$ $f_{cut(AGC)} = 40 \text{ MHz};$ $V_{i(CDS)} = 1200 \text{ mV}$ | _    | 40           | _     | ns         |
| $N_{tot(rms)}$             | total output noise (RMS value)                                         | $\begin{split} f_{cut(CDS)} &= 120 \text{ MHz;} \\ f_{cut(AGC)} &= 40 \text{ MHz; note 1} \\ G_{AGC} &= 4.5 \text{ dB} \\ G_{AGC} &= 34.5 \text{ dB} \end{split}$                  | -    | 0.125<br>1.6 | _     | LSB<br>LSB |
| V <sub>offset(fl-d)</sub>  | maximum offset between CCD floating level and CCD dark pixel level     |                                                                                                                                                                                    | -200 | -            | +200  | mV         |
| V <sub>n(i)(eq)(rms)</sub> | equivalent input noise voltage                                         | AGC gain = 34.5 dB                                                                                                                                                                 | _    | 125          | -     | μV         |
|                            | (RMS value)                                                            | AGC gain = 4.5 dB                                                                                                                                                                  | _    | 150          | _     | μV         |
| Digital-to-an              | alog converter (OFDOUT)                                                |                                                                                                                                                                                    |      |              |       |            |
| V <sub>OFDOUT(p-p)</sub>   | additional 8-bit control DAC (OFD) output voltage (peak-to-peak value) |                                                                                                                                                                                    | -    | 1.4          | _     | V          |
| V <sub>OFDOUT(0)</sub>     | DC output voltage for code 0                                           |                                                                                                                                                                                    | _    | 2.3          | _     | V          |
| V <sub>OFDOUT(255)</sub>   | DC output voltage for code 255                                         |                                                                                                                                                                                    | _    | 3.7          | -     | V          |
|                            |                                                                        |                                                                                                                                                                                    |      |              |       |            |

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

| SYMBOL                   | PARAMETER                                                        | CONDITIONS                                     | MIN.                   | TYP. | MAX.             | UNIT |
|--------------------------|------------------------------------------------------------------|------------------------------------------------|------------------------|------|------------------|------|
| Z <sub>OFDOUT</sub>      | additional 8-bit control DAC (OFD) output impedance              |                                                | _                      | 2000 | _                | Ω    |
| I <sub>OFDOUT</sub>      | OFD output current drive                                         | static                                         | _                      | _    | 50               | μΑ   |
| ADC clamp of             | control DAC (see Fig.8)                                          |                                                |                        | •    | •                | •    |
| V <sub>DACOUT(p-p)</sub> | ADC clamp 10-bit control DAC output voltage (peak-to-peak value) |                                                | -                      | 1    | -                | V    |
| V <sub>DACOUT</sub>      | DC output voltage                                                | code 0                                         | _                      | 1.5  | _                | V    |
|                          |                                                                  | code 1023                                      | _                      | 2.5  | _                | V    |
| Z <sub>DACOUT</sub>      | ADC clamp control DAC output impedance                           |                                                | _                      | _    | 250              | Ω    |
| I <sub>DACOUT</sub>      | DAC output current drive                                         | static                                         | _                      | _    | 50               | μΑ   |
| OFE <sub>LOOP</sub>      | maximum offset error of                                          | code 0                                         | _                      | ±5   | _                | LSB  |
|                          | DAC + ADC clamp loop                                             | code 1023                                      | _                      | ±5   | _                | LSB  |
| Digital outpu            | its (f <sub>CLK</sub> = 18 MHz; C <sub>L</sub> = 20 pF)          |                                                |                        |      |                  |      |
| V <sub>OH</sub>          | HIGH-level output voltage                                        | $I_{OH} = -1 \text{ mA}$                       | V <sub>CCO</sub> - 0.5 | _    | V <sub>CCO</sub> | V    |
| V <sub>OL</sub>          | LOW-level output voltage                                         | I <sub>OL</sub> = 1 mA                         | 0                      | _    | 0.5              | V    |
| l <sub>OZ</sub>          | output current in 3-state mode                                   | 0 V < V <sub>o</sub> < V <sub>CCO</sub>        | -20                    | _    | +20              | μΑ   |
| t <sub>o(h)</sub>        | output hold time                                                 | see Fig.5                                      | 8                      | _    | -                | ns   |
| t <sub>o(d)</sub>        | output delay time                                                | $C_i = 20 \text{ pF}; V_{CCO} = 5 \text{ V}$   | _                      | 17   | 23               | ns   |
|                          |                                                                  | C <sub>i</sub> = 10 pF                         | _                      | 15   | 21               | ns   |
|                          |                                                                  | $C_i = 20 \text{ pF}; V_{CCO} = 3 \text{ V}$   | _                      | 20   | 29               | ns   |
|                          |                                                                  | C <sub>i</sub> = 10 pF                         | _                      | 17   | 25               | ns   |
|                          |                                                                  | $C_i = 20 \text{ pF}; V_{CCO} = 2.5 \text{ V}$ | _                      | 22   | 33               | ns   |
|                          |                                                                  | C <sub>i</sub> = 10 pF                         | _                      | 18   | 28               | ns   |
| Serial interfa           | ice                                                              |                                                |                        |      |                  |      |
| f <sub>SCLK(max)</sub>   | maximum frequency of serial interface                            |                                                | 5                      | _    | _                | MHz  |

#### Note

Noise measurement at ADC outputs: the coupling capacitor at the input is connected to ground, so that only the noise contribution of the front-end is evaluated. The front-end operates at 18 Mpix with a line of 1024 pixels. The first 40 are used to run CLPOB and the last 40 to run CLPDM. Data at the ADC outputs is measured during the other pixels. The differences between the types of codes statistic is then computed; the result is the noise. No quantization noise is taken into account as no signal is input.

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784





### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

Table 1 Serial interface programming

| Д  | ADDRESS BITS |    | DATA BITS DO 40 DO                                                                                                                                       |
|----|--------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| A2 | A1           | A0 | DATA BITS D9 to D0                                                                                                                                       |
| 0  | 0            | 0  | OFD output control (D7 to D0).                                                                                                                           |
| 0  | 0            | 1  | Cut-off frequency of CDS and AGC. Only the 4 LSBs (D3 to D0) are used for CDS. D4 to D7 are used for AGC. D8 and D9 should be set to logic 0.            |
| 0  | 1            | 0  | AGC gain control (D8 to D0).                                                                                                                             |
| 0  | 1            | 1  | Partial standby controls for power consumption optimization. Only the 4 LSBs (D3 to D0) are used. Edge control for pulses SHP, SHD, CLAMP and clock ADC: |
|    |              |    | D0 = 1: CDS + AGC in standby; $I_{CCA} + I_{CCD} = 48 \text{ mA}$                                                                                        |
|    |              |    | D1 = 1: OFD DAC in standby; $I_{CCA} + I_{CCD} = 98 \text{ mA}$                                                                                          |
|    |              |    | D2 = 1: 6 dB amplifier (output on AMPOUT pin) in standby;<br>$I_{CCA} + I_{CCD} = 98.5 \text{ mA}$                                                       |
|    |              |    | D3 = 1: SHP and SHD activated with falling edge (for positive pulse)                                                                                     |
|    |              |    | D4 = 1: CLPDM, CLPOB and CLPADC activated on HIGH level; note 1                                                                                          |
|    |              |    | D5 = 0: CLKADC activated with falling edge                                                                                                               |
|    |              |    | D6 must be set to logic 0.                                                                                                                               |
| 1  | 0            | 0  | Clamp reference DAC (D9 to D0).                                                                                                                          |

#### Note

Table 2 Standby selection

| STDBY | DATA BITS D9 to D0 | I <sub>CCA</sub> + I <sub>CCD</sub> (TYP.) |
|-------|--------------------|--------------------------------------------|
| 1     | LOW                | 4 mA                                       |
| 0     | active             | 99 mA                                      |

<sup>1.</sup> When CLPADC is HIGH (D4 = 1: serial interface), the ADC input is clamped to voltage level  $V_{ref}$ .  $V_{ref}$  is connected to ground via a capacitance.

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784



### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784



### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784





### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784







### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784



18

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784





1999 Sep 21

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784



### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

#### **APPLICATION INFORMATION**



Depending on the application, the following connections must be made:

- (1) The clamp level of the signal input at ADCIN can be tuned from code 00 to code 511 in 0.5 LSB steps of ADC via the serial interface (clamp ADC activated).
- (2) Clamp ADC not activated, direct connection from DACOUT to  $V_{\text{ref.}}$
- (3) All supply pins must be decoupled with 100 nF capacitors as close as possible to the device.

Fig.16 Application diagram.

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

#### Power and grounding recommendations

When designing a printed-circuit board for applications such as PC cameras, surveillance cameras, camcorders and digital still cameras, care should be taken to minimize the noise.

For the front-end integrated circuit, the basic rules of printed-circuit board design and implementation of analogue components (such as classical operational amplifiers) must be respected, particularly with respect to power and ground connections.

The following additional recommendation is given for the CDS input pin(s) which is/are internally connected to the programmable gain amplifier:

• The connections between CCD interface and CDS input should be as short as possible and a ground ring protection around these connections can be beneficial. Separate analogue and digital supplies provide the best solution. If it is not possible to do this on the board then the analogue supply pins must be decoupled effectively from the digital supply pins. If the same power supply and ground are used for all the pins then the decoupling capacitors must be placed as close as possible to the IC package.

- In a two-ground system, in order to minimize the noise though package and die parasitics, the following recommendations must be implemented:
  - All the analogue and digital supply pins must be decoupled to the analogue ground plane. Only the ground pin associated with the digital outputs must be connected to the digital ground plane. All the other ground pins should be connected to the analogue ground plane. The analogue and digital ground planes must be connected together at one point as close as possible to the ground pin associated with the digital outputs.
  - The digital output pins and their associated lines should be shielded by the digital ground plane which can be used then as return path for digital signals.

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

### **PACKAGE OUTLINE**

LQFP48: plastic low profile quad flat package; 48 leads; body 7 x 7 x 1.4 mm

SOT313-2



| UNI | Γ A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е   | H <sub>D</sub> | HE           | L   | Lp           | v   | w    | у   | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ        |
|-----|-------------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|-----|------|-----|-------------------------------|-------------------------------|----------|
| mm  | 1.60        | 0.20<br>0.05   | 1.45<br>1.35   | 0.25           | 0.27<br>0.17 | 0.18<br>0.12 | 7.1<br>6.9       | 7.1<br>6.9       | 0.5 | 9.15<br>8.85   | 9.15<br>8.85 | 1.0 | 0.75<br>0.45 | 0.2 | 0.12 | 0.1 | 0.95<br>0.55                  | 0.95<br>0.55                  | 7°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|-----|-------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC | EIAJ     |            | PROJECTION | ISSUE DATE                      |  |
| SOT313-2 |     |       |          |            |            | <del>94-12-19</del><br>97-08-01 |  |

1999 Sep 21 23

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

#### **SOLDERING**

#### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

#### Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

#### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300~^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

### 18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

#### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                                | SOLDERING METHOD                  |                       |  |  |  |  |
|----------------------------------------|-----------------------------------|-----------------------|--|--|--|--|
| PACKAGE                                | WAVE                              | REFLOW <sup>(1)</sup> |  |  |  |  |
| BGA, SQFP                              | not suitable                      | suitable              |  |  |  |  |
| HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, SMS | not suitable <sup>(2)</sup>       | suitable              |  |  |  |  |
| PLCC <sup>(3)</sup> , SO, SOJ          | suitable                          | suitable              |  |  |  |  |
| LQFP, QFP, TQFP                        | not recommended <sup>(3)(4)</sup> | suitable              |  |  |  |  |
| SSOP, TSSOP, VSO                       | not recommended <sup>(5)</sup>    | suitable              |  |  |  |  |

#### **Notes**

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

#### **DEFINITIONS**

| Data sheet status                                                                                              |                                                                                       |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| Objective specification                                                                                        | This data sheet contains target or goal specifications for product development.       |  |  |  |  |
| Preliminary specification                                                                                      | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |  |
| Product specification                                                                                          | This data sheet contains final product specifications.                                |  |  |  |  |
| Limiting values                                                                                                |                                                                                       |  |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or |                                                                                       |  |  |  |  |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

**NOTES** 

18 Msps, 10-bit analog-to-digital interface for CCD cameras

TDA8784

**NOTES** 

### Philips Semiconductors – a worldwide company

Argentina: see South America

Australia: 3 Figtree Drive, HOMEBUSH, NSW 2140, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213,

Tel. +43 1 60 101 1248. Fax. +43 1 60 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6,

220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773

Belgium: see The Netherlands Brazil: see South America

Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,

51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 68 9211, Fax. +359 2 68 9102

Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,

Tel. +1 800 234 7381, Fax. +1 800 943 0087

China/Hong Kong: 501 Hong Kong Industrial Technology Centre,

72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700

Colombia: see South America Czech Republic: see Austria

Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V,

Tel. +45 33 29 3333, Fax. +45 33 29 3905 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615 800, Fax. +358 9 6158 0920

France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex,

Tel. +33 1 4099 6161, Fax. +33 1 4099 6427

Germany: Hammerbrookstraße 69, D-20097 HAMBURG,

Tel. +49 40 2353 60, Fax. +49 40 2353 6300

Hungary: see Austria

India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025,

Tel. +91 22 493 8541, Fax. +91 22 493 0966

Indonesia: PT Philips Development Corporation, Semiconductors Division,

Gedung Philips, Jl. Buncit Raya Kav. 99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080

Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200

Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007

Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI),

Tel. +39 039 203 6838. Fax +39 039 203 6800

Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057

Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415

Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR,

Tel. +60 3 750 5214, Fax. +60 3 757 4880

Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087

Middle East: see Italy

© Philips Electronics N.V. 1999

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,

Tel. +31 40 27 82785, Fax. +31 40 27 88399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +64 9 849 4160, Fax. +64 9 849 7811

Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341

Pakistan: see Singapore

Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

Poland: Al.Jerozolimskie 195 B, 02-222 WARSAW, Tel. +48 22 5710 000, Fax. +48 22 5710 001

Portugal: see Spain

Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW,

Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale,

2092 JOHANNESBURG, P.O. Box 58088 Newville 2114,

Tel. +27 11 471 5401, Fax. +27 11 471 5398 South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP. Brazil.

Tel. +55 11 821 2333. Fax. +55 11 821 2382 Spain: Balmes 22, 08007 BARCELONA Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,

Tel. +46 8 5985 2000, Fax. +46 8 5985 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH,

Tel. +41 1 488 2741 Fax. +41 1 488 3263

Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2886, Fax. +886 2 2134 2874

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260,

Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 28 81260 Umraniye,

ISTANBUL, Tel. +90 216 522 1500, Fax. +90 216 522 1813

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7,

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 208 730 5000, Fax. +44 208 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381, Fax. +1 800 943 0087

Uruguay: see South America Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Tel. +381 11 62 5344, Fax.+381 11 63 5777

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

SCA68

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands 545004/25/02/pp28 Date of release: 1999 Sep 21 Document order number: 9397 750 06032

Let's make things better.

Internet: http://www.semiconductors.philips.com



