INTEGRATED CIRCUITS



Product specification File under Integrated Circuits, IC02 May 1988



HILIP

## TDA8421



### **GENERAL DESCRIPTION**

The TDA8421 is a monolithic bipolar integrated stereo sound circuit with a loudspeaker channel (CH1) and a headphone channel (CH2), digital controlled via the I<sup>2</sup>C bus, for application in hi-fi audio and television sound.

### Features

- · Input selector
- Mode selector
- · Loudspeaker channel (CH1); with volume control, balance control and mute
- Headphone channel (CH2); with volume control, balance control and mute
- Pseudo stereo and spatial function
- Bass and treble control
- Electrostatic discharge protection diodes

### QUICK REFERENCE DATA

| PARAMETER                        | SYMBOL          | MIN. | TYP. | MAX. | UNIT |
|----------------------------------|-----------------|------|------|------|------|
| Supply voltage (pin 4)           | V <sub>CC</sub> | 7,5  | 12   | 14   | V    |
| Input signal handling            | VI              | 2    | -    | _    | V    |
| Input sensitivity                |                 |      |      |      |      |
| full power at the output stage   | Vi              | _    | 200  | _    | mV   |
| Signal plus noise-to-noise ratio | (S+N)/N         | _    | 90   | _    | dB   |
| Total harmonic distortion        | THD             | _    | 0,05 | _    | %    |
| Channel separation               | α               | _    | 75   | _    | dB   |
| Volume control range CH1         | G               | -62  | _    | 16   | dB   |
| Treble control range             | G               | -12  | _    | 12   | dB   |
| Bass control range               | G               | -12  | _    | 15   | dB   |
| Volume control range CH2         | G               | -62  | _    | 0    | dB   |

### PACKAGE OUTLINE

28-lead dual in-line; plastic (SOT117); SOT 117-1; 1996 november 19.

**Philips Semiconductors** 



TDA8421

#### CH2 RIGHT CH1 RIGHT CH2 LEFT CH1 LEFT 7281204F 23 18 F 5,6nF\* :5.6 nF TREBLE CONTROL 9 8 BASS CONTROL <u>\_</u> 33 nF 5 80 ¥ VOLUME CONTROL CH2 RIGHT VOLUME CONTROL CH1 RIGHT TDA8421 VOLUME CONTROL CH2 LEFT VOLUME CONTROL CH1 LEFT Fig.1 Block diagram. <u>+</u>3,9пF\* <u> +</u> 3,9 ∩ F **\*** SPATIAL 33 Ű 3 EXSN 5 POWER-ON RESET CONTROL INTERFACE 1<sup>2</sup>C BUS RECEIVER 15 nF \* MAD \* These values are dependent on the required frequency response and effect. 24 9 PSEUDO e 13 SDA 52 15 nF\* + 7 SCI OI-OI~ ß Ŵ MODE SELECTOR MODE SELECTOR POS OUT OUT LU R 1 A B 3 A B B A B B A B <u>р</u>я в < в #"% ⊣0-27 POS CH1 CH2 1 IN1 IN1 2 IN2 IN2 INPUT SELECTOR BIAS Å POWER SUPPLY ŝ < < 0 2 0 Ðł ₿,≓ 8 58 N1 R N2 R IN2 L 8 NIL

# Hi-fi stereo audio processor; I<sup>2</sup>C bus

May 1988

# TDA8421

### PINNING



### FUNCTIONAL DESCRIPTION

### Input selector

The input to channel 1 (CH1) and channel 2 (CH2) is determined by the input selector. The selection is made from the following AF input signals:

- IN1 L (pin 26); IN1 R (pin 28) or
- IN2 L (pin 1); IN2 R (pin 3)

Where IN1 is an internal input signal and IN2 an external input signal.

### Mode selector

For each channel (CH1 and CH2) there is a mode selector which selects between stereo, sound A and sound B in the event of bilingual transmission. Both mode selectors can be controlled independently.

### Headphone channel (CH2)

### Volume control and balance

The stages for volume control for CH2 consist of two parts for left and right. In each part the gain can be adjusted between 0 and -62 dB in steps of 2 dB. An additional step allows an attenuation of  $\geq$  90 dB. Both parts can be controlled independently over the whole range, which allows the balance to be varied by controlling the volume of left and right.

### Loudspeaker channel (CH1)

### Volume control and balance

The loudspeaker channel (CH1) also consists of two parts for volume control (left and right). In each part the gain can be adjusted between + 16 dB and -62 dB in steps of 2 dB. An additional step allows an attenuation of  $\geq$  90 dB. Both parts can be controlled independently over the whole range, which allows the balance to be varied by controlling the volume of left and right.

### Stereo/pseudo stereo/spatial stereo mode

It is possible to select three modes. Stereo, pseudo or spatial stereo. The pseudo stereo mode receives mono transmissions and the stereo and spatial stereo mode receives stereo transmissions.

### **Bass control**

The bass control stage can be switched from an emphasis of 15 dB to an attenuation of 12 dB for low frequencies in steps of 3 dB.

### **Treble control**

The treble control stage can be switched from + 12 dB to -12 dB in steps of 3 dB.

### Bias and power supply

The TDA8421 includes a bias and power supply stage, which generates a voltage of  $\frac{1}{2}$  V<sub>CC</sub> with a low output impedance and injector currents for the logic part.

### Power-on reset

The on-chip power-on reset circuit sets the mute bit to active, which mutes both the loudspeaker channel (CH1) and the headphone channel (CH2). The muting can be switched by transmission of the mute bit.

### I<sup>2</sup>C bus receiver and data handling

### Bus specification

The TDA8421 is controlled via the 2-wire I<sup>2</sup>C bus by a microcomputer. The two wires (SDA - serial data, SCL - serial clock) carry information between the devices connected to the bus. Both SDA and SCL are bidirectional lines, connected to a positive supply voltage via a pull up resistor.

When the bus is free both lines are HIGH. The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line can only change when the clock signal on the SCL line is LOW. The set up and hold times are specified in AC CHARACTERISTICS.

A HIGH-to-LOW transition of the SDA line while SCL is HIGH is defined as a start condition. A LOW-to-HIGH transition of the SDA line while SCL is HIGH is defined as a stop condition. The bus receiver will be reset by the reception of a start condition. The bus is considered to be busy after the start condition. The bus is considered to be free again after a stop condition.

### Module address

Data transmission to the TDA8421 starts with the module address MAD.



The module address is determined by pin 16. When connected to ground MAD = 0; when connected to  $V_{CC}$  MAD = 1. Thus two TDA8421s can be selected within a system.

# TDA8421

### Subaddress

After the module address byte a second byte is used to select the functions for both channels:

- CH1 Volume left, volume right, bass, treble and switch functions
- CH2 Volume left, volume right and switch functions

The subaddress SAD is stored within the TDA8421. Table 1 defines the coding of the second byte after the module address MAD.

|     |                  | 128 | 64 | 32 | 16 | 8 | 4        | 2       | 1   |
|-----|------------------|-----|----|----|----|---|----------|---------|-----|
|     |                  | MSB |    |    |    |   |          |         | LSB |
|     | FUNCTION         | 7   | 6  | 5  | 4  | 3 | 2        | 1       | 0   |
|     | volume left      | 0   | 0  | 0  | 0  | 0 | 0        | 0       | 0   |
|     | volume right     | 0   | 0  | 0  | 0  | 0 | 0        | 0       | 1   |
| CH1 | bass             | 0   | 0  | 0  | 0  | 0 | 0        | 1       | 0   |
|     | treble           | 0   | 0  | 0  | 0  | 0 | 0        | 1       | 1   |
|     | switch functions | 0   | 0  | 0  | 0  | 1 | 0        | 0       | 0   |
|     | volume left      | 0   | 0  | 0  | 0  | 0 | 1        | 0       | 0   |
| CH2 | volume right     | 0   | 0  | 0  | 0  | 0 | 1        | 0       | 1   |
|     | switch functions | 0   | 0  | 0  | 0  | 1 | 1        | 0       | 0   |
|     |                  |     |    |    |    |   | subaddre | ess SAD |     |

Table 1 Second byte after module address MAD

### Definition of 3rd byte

A third byte is used to transmit data to the TDA8421. Table 2 defines the coding of the third byte after module address MAD and subaddress SAD.

|     |                  |     | MSB |   |     |     |     |     |     | LSB |
|-----|------------------|-----|-----|---|-----|-----|-----|-----|-----|-----|
|     | FUNCTION         |     | 7   | 6 | 5   | 4   | 3   | 2   | 1   | 0   |
|     | volume left      | VL1 | 1   | 1 | V05 | V04 | V03 | V02 | V01 | V00 |
|     | volume right     | VR1 | 1   | 1 | V15 | V14 | V13 | V12 | V11 | V10 |
| CH1 | bass             | BA  | 1   | 1 | 1   | 1   | BA3 | BA2 | BA1 | BA0 |
|     | treble           | TR  | 1   | 1 | 1   | 1   | TR3 | TR2 | TR1 | TR0 |
|     | switch functions | S1  | 1   | 1 | MU  | EFL | STL | ML1 | ML0 | IS  |
|     | volume left      | VL2 | 1   | 1 | V25 | V24 | V23 | V22 | V21 | V20 |
| CH2 | volume right     | VR2 | 1   | 1 | V35 | V34 | V33 | V32 | V31 | V30 |
|     | switch functions | S2  | 1   | 1 | 1   | 1   | EXS | MH1 | мно | 1   |

Table 2 Third byte after module address MAD and subaddress SAD

### Truth tables

Truth tables for the switch functions

Table 3 Input selector

| function | IS |
|----------|----|
| IN1      | 0  |
| IN2      | 1  |

#### Table 5 Stereo/pseudo stereo/spatial stereo

| choise  | STL | EFL |
|---------|-----|-----|
| spatial | 1   | 1   |
| stereo  | 1   | 0   |
| pseudo  | 0   | 1   |
|         | 0   | 0   |

### Table 4 Mode selectors

|         | CH1 |     | CI  | H2  |
|---------|-----|-----|-----|-----|
| mode    | MLO | ML1 | MH0 | MH1 |
| stereo  | 1   | 1   | 1   | 1   |
| sound A | 1   | 0   | 1   | 0   |
| sound B | 0   | 1   | 0   | 1   |
|         | 0   | 0   | 0   | 0   |

### Table 6 Mute

| mute                     | MU |
|--------------------------|----|
| active; automatic        |    |
| after POR <sup>(1)</sup> | 1  |
| not active               | 0  |

### Notes

1. Attenuation  $\ge$  90 dB; POR = Power-On Reset.

### Table 7 Output for external switch

| EXSN           | EXS |
|----------------|-----|
| ground         | 1   |
| open collector | 0   |

Truth tables for the volume base and treble controls.

### Table 8 Volume control

| CH1  | CH2  | V × 5 | V × 4 | V × 3 | V × 2 | V × 1 | V × 0 |
|------|------|-------|-------|-------|-------|-------|-------|
| 16   | 0    | 1     | 1     | 1     | 1     | 1     | 1     |
| 14   | -2   |       |       |       |       |       |       |
|      |      |       |       |       |       |       |       |
|      |      |       |       |       |       |       |       |
|      |      |       |       |       |       |       |       |
| -46  | -62  | 1     | 0     | 0     | 0     | 0     | 0     |
| -48  | ≤–90 | 0     | 1     | 1     | 1     | 1     | 1     |
|      |      |       |       |       |       |       |       |
| -62  | ≤–90 | 0     | 1     | 1     | 0     | 0     | 0     |
| ≤–90 | ≤–90 | 0     | 1     | 0     | 1     | 1     | 1     |
|      |      |       |       |       |       |       |       |
|      |      |       |       |       |       |       |       |
|      |      |       |       |       |       |       |       |
| ≤–90 | ≤–90 | 0     | 0     | 0     | 0     | 0     | 0     |

### Note

1. The values of CH1 and CH2 are in 2 dB/step measured in dBs.

May 1988

| 3dB/STEP<br>(dB) | BA3 | BA2 | BA1 | BA0 |
|------------------|-----|-----|-----|-----|
| 15               | 1   | 1   | 1   | 1   |
|                  |     |     |     |     |
|                  |     |     |     |     |
|                  |     |     |     |     |
| 15               | 1   | 0   | 1   | 1   |
| 12               | 1   | 0   | 1   | 0   |
|                  |     |     |     |     |
|                  |     |     |     |     |
|                  |     |     |     |     |
| 0                | 0   | 1   | 1   | 0   |
|                  |     |     |     |     |
|                  |     |     |     |     |
|                  |     |     |     |     |
| -12              | 0   | 0   | 1   | 0   |
|                  |     |     |     |     |
|                  |     |     |     |     |
|                  |     |     |     |     |
| -12              | 0   | 0   | 0   | 0   |

### Table 10 Treble control

| 3dB/STEP<br>(dB) | TR3 | TR2 | TR1 | TR0 |
|------------------|-----|-----|-----|-----|
| 12               | 1   | 1   | 1   | 1   |
|                  |     |     |     |     |
|                  |     |     |     |     |
|                  |     |     |     |     |
| 12               | 1   | 0   | 1   | 0   |
|                  |     |     |     |     |
|                  |     |     |     |     |
|                  |     |     |     |     |
| 0                | 0   | 1   | 1   | 0   |
|                  |     |     |     |     |
|                  |     |     |     |     |
|                  |     |     |     |     |
| -12              | 0   | 0   | 1   | 0   |
|                  |     |     |     |     |
|                  |     |     |     |     |
|                  |     |     |     |     |
| -12              | 0   | 0   | 0   | 0   |

TDA8421

#### Sequence of data transmission

After a power-on reset all eight functions have to be adjusted with eight data transmissions. It is recommended that data information for switch functions in CH1 are transmitted last because all functions have to be adjusted when the muting is switched off. The sequence of transmission of other data information is not critical.

The order of data transmission is shown in Figures 4 and 5. The number of data transmissions is unrestricted but before each data byte the module address MAD and the correct subaddress SAD is required.



#### Fig.5 Data transmission except after power-on reset.

# TDA8421

### RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| PARAMETER                                     | SYMBOL                          | MIN. | MAX.            | UNIT |
|-----------------------------------------------|---------------------------------|------|-----------------|------|
| Supply voltage                                | V <sub>CC</sub>                 | 0    | 16              | V    |
| Voltage range at pins for external capacitors |                                 |      |                 |      |
| pins 2, 6, 8 to 10, 19 to 21, 23 to 25, 27    | V <sub>cap</sub>                | 0    | V <sub>CC</sub> | V    |
| pin 13                                        | V <sub>SDA</sub>                | 0    | V <sub>CC</sub> | V    |
| pin 14                                        | V <sub>SCL</sub>                | 0    | V <sub>CC</sub> | V    |
| pin 15                                        | V <sub>EXSN</sub>               | 0    | V <sub>CC</sub> | V    |
| pin 16                                        | V <sub>MAD</sub>                | 0    | V <sub>CC</sub> | V    |
| Voltage range                                 |                                 |      |                 |      |
| at pins 1, 3, 7, 11, 18, 22, 26, 28           | V <sub>I</sub> , V <sub>O</sub> | 0    | V <sub>CC</sub> | V    |
| Output current at pins 7, 11, 18, 22          | I <sub>O</sub>                  | _    | 45              | mA   |
| Total power dissipation                       |                                 |      |                 |      |
| at T <sub>amb</sub> < 70 °C                   | P <sub>tot</sub>                | _    | 1350            | mW   |
| Operating ambient temperature range           | T <sub>amb</sub>                | 0    | 70              | °C   |
| Storage temperature range                     | T <sub>stg</sub>                | -25  | 150             | °C   |
| Electrostatic handling <sup>(1)</sup>         | ±V <sub>ESD</sub>               | _    | 2000            | V    |

### Note

1. Equivalent to discharging a 100 pF capacitor through a 1,5 k $\!\Omega$  resistor.

# TDA8421

### DC CHARACTERISTICS

 $V_{CC}$  = 12 V;  $T_{amb}$  = 25 °C; unless otherwise specified

| PARAMETER                                                                | SYMBOL             | MIN. | TYP.                                        | MAX.                   | UNIT |
|--------------------------------------------------------------------------|--------------------|------|---------------------------------------------|------------------------|------|
| Supply voltage (pin 4)                                                   | V <sub>CC</sub>    | 7,5  | 12                                          | 14                     | V    |
| Supply current                                                           |                    |      |                                             |                        |      |
| at $V_{CC}$ = 12 V                                                       | I <sub>CC</sub>    | _    | 42                                          | 55                     | mA   |
| Internal input voltage                                                   |                    |      |                                             |                        |      |
| IN1 L,R (pins 26,28) IN2 L,R (pins 1,3) DC voltage internally generated; |                    | E 4  | 6.0                                         |                        |      |
| capacitive coupling recommended                                          | VI                 | 5,4  | 6,0                                         | 6,6                    | V    |
| MAD (pin 16)<br>input voltage HIGH                                       |                    | 3,0  |                                             |                        | V    |
| input voltage LOW                                                        | VIH                |      | _                                           | V <sub>CC</sub><br>1,5 | V    |
|                                                                          | VIL                | 0    | _                                           |                        |      |
| input current HIGH                                                       |                    | -    | -                                           | 1,0                    | μA   |
| input current LOW                                                        | IIL.               | -    | 1                                           | 10                     | μA   |
| SDA; SCL (pins 13 and 14)                                                |                    |      |                                             |                        |      |
| input voltage HIGH                                                       | V <sub>IH</sub>    | 3,0  | -                                           | V <sub>CC</sub>        | V    |
| input voltage LOW                                                        | VIL                | -0,3 | -                                           | 1,5                    | V    |
| input current HIGH                                                       | IIH                | -    | -                                           | 1,0                    | μA   |
| input current LOW                                                        | IL                 | -    | 1                                           | 10                     | μA   |
| Output voltage at                                                        |                    |      |                                             |                        |      |
| CH1 (pins 11 and 18);<br>CH2 (pins 7 and 22)                             | Vo                 | 5,4  | <sup>1</sup> / <sub>2</sub> V <sub>CC</sub> | 6,6                    | V    |
| pins with external capacitors                                            |                    |      |                                             |                        |      |
| pins 6 to 10; 19 to 21; 23 to 25                                         | V <sub>cap.n</sub> | _    | 1/2 V <sub>CC</sub>                         | _                      | V    |
| pin 2                                                                    | V <sub>cap.2</sub> | _    | V <sub>CC</sub> -0,1                        | _                      | V    |
| External switch (pin 15)                                                 |                    |      |                                             |                        |      |
| at I <sub>EXSN</sub> = 1 mA                                              |                    |      |                                             |                        |      |
| Output voltage HIGH                                                      | V <sub>EXSNH</sub> | _    | _                                           | 16                     | V    |
| Output voltage LOW                                                       | V <sub>EXSNL</sub> | _    | _                                           | 0,3                    | V    |

# TDA8421

### AC CHARACTERISTICS

 $V_{CC}$  = 12 V; bass/treble in linear position; pseudo and spatial stereo off;  $R_L > 10 \ k\Omega$ ;  $C_L < 100 \ pF$ ;  $T_{amb}$  = 25 °C unless otherwise specified.

| PARAMETER                               | SYMBOL               | MIN. | TYP. | MAX.   | UNIT |
|-----------------------------------------|----------------------|------|------|--------|------|
| I <sup>2</sup> C bus timing (see Fig.6) |                      |      |      |        |      |
| SDA, SCL (pin 13 and 14)                |                      |      |      |        |      |
| Clock frequency range                   | f <sub>SCL</sub>     | 0    | -    | 100    | kHz  |
| The HIGH period of the clock            | t <sub>HIGH</sub>    | 4    | -    | _      | μs   |
| The LOW period of the clock             | t <sub>LOW</sub>     | 4,7  | -    | _      | μs   |
| SCL rise time                           | tr                   | _    | -    | 1      | μs   |
| SCL fall time                           | t <sub>f</sub>       | -    | -    | 0,3    | μs   |
| Set-up time for start condition         | t <sub>SU;STA</sub>  | 4,7  | -    | _      | μs   |
| Hold time for start condition           | t <sub>HD; STA</sub> | 4    | -    | _      | μs   |
| Set-up time for stop condition          | t <sub>su; sто</sub> | 4,7  | -    | _      | μs   |
| Time bus must be free before a new      |                      |      |      |        |      |
| transmission can start                  | t <sub>BUF</sub>     | 4,7  | -    | _      | μs   |
| Set-up time DATA                        | t <sub>SU; DAT</sub> | 250  | -    | -      | ns   |
| Input signals                           |                      |      |      |        |      |
| IN1 L (pin 26) IN1 R (pin 28)           |                      |      |      |        |      |
| IN2 L (pin 1) IN2 R (pin 3)             |                      |      |      |        |      |
| Input signal handling (r.m.s. value)    |                      |      |      |        |      |
| at $V_u = -4$ dB; THD $\leq 0.5\%$      | V <sub>i(rms)</sub>  | 2    | _    | _      | V    |
| Input resistance                        | R <sub>n-5</sub>     | 35   | 50   | _      | kΩ   |
| Frequency response (–0,5 dB)            |                      |      |      |        |      |
| bass and treble in linear position;     |                      |      |      |        |      |
| stereo mode; effects off                | f                    | 20   | -    | 20 000 | Hz   |

| PARAMETER                                                                 | SYMBOL              | MIN. | TYP. | MAX. | UNIT |
|---------------------------------------------------------------------------|---------------------|------|------|------|------|
| LOUDSPEAKER CHANNEL OUTPUTS                                               |                     |      |      |      |      |
| CH1 LEFT (pin 18); CH1 RIGHT (pin 11)                                     |                     |      |      |      |      |
| Output voltage range (r.m.s. value)                                       |                     |      |      |      |      |
| at THD ≤ 0,5%                                                             | V <sub>o(rms)</sub> | 2    | _    | _    | V    |
| Load resistance                                                           | RL                  | 10   | _    | _    | kΩ   |
| Output impedance                                                          | Zo                  | _    | _    | 100  | Ω    |
| Noise level                                                               |                     |      |      |      |      |
| weighted according to CCIR468-2                                           |                     |      |      |      |      |
| gain = 16 dB                                                              | V <sub>n</sub>      | _    | 90   | _    | μV   |
| gain = 0 dB                                                               | Vn                  | _    | 20   | 40   | μV   |
| gain = ≤ –90 dB                                                           | Vn                  | _    | 15   | _    | μV   |
| Total harmonic distortion                                                 |                     |      |      |      |      |
| (f = 20 Hz to 12,5 kHz)                                                   |                     |      |      |      |      |
| for $V_{i(rms)} = 0.5 V$ ;<br>gain = + 16 dB to -30 dB                    | THD                 | _    | 0,05 | 0,2  | %    |
| for $V_{i(rms)} = 1,0 V$ ;<br>gain = +2 dB to -30 dB                      | THD                 | _    | 0,07 | 0,2  | %    |
| for $V_{i(rms)} = 2,0 V$ ;<br>gain = -4 dB to -30 dB                      | THD                 | _    | 0,1  | _    | %    |
| Channel separation at 10 kHz                                              |                     |      |      |      |      |
| gain = 0 dB                                                               | α <sub>cr</sub>     | _    | 75   | _    | dB   |
| Ripple rejection (gain = $0 \text{ dB}$ ;                                 |                     |      |      |      |      |
| bass and treble in linear position)<br>f <sub>ripple</sub> = 100 Hz       | RR <sub>100</sub>   | _    | 50   | _    | dB   |
| Crosstalk attenuation from logic                                          |                     |      |      |      |      |
| inputs to AF outputs (gain = 0 dB;<br>bass and treble in linear position) | α                   | _    | 110  | _    | dB   |
| VOLUME CONTROL                                                            |                     |      |      |      |      |
| For truth table see Table 8                                               |                     |      |      |      |      |

| PARAMETER                                          | SYMBOL            | MIN. | TYP. | MAX. | UNIT    |
|----------------------------------------------------|-------------------|------|------|------|---------|
| Loudspeaker channel (CH1)                          |                   |      |      |      |         |
| Control range at f = 1 kHz                         |                   |      |      |      |         |
| maximum voltage gain (16 dB step)                  | G <sub>max</sub>  | 15   | _    | _    | dB      |
| minimum voltage gain (–62 dB step)                 | G <sub>min</sub>  | -60  | _    | _    | dB      |
| last position                                      | G <sub>off</sub>  | -80  | -85  | _    | dB      |
| mute position                                      | G <sub>mute</sub> | -85  | -90  | _    | dB      |
| Resolution                                         | G <sub>step</sub> | _    | 2    | _    | dB/step |
| Gain difference between left and                   |                   |      |      |      |         |
| right AF channel (note 1)                          |                   |      |      |      |         |
| gain from 16 dB to –30 dB                          | ΔG                | _    | -    | 0,5  | dB      |
| gain from –30 dB to –62 dB                         | ΔG                | -    | -    | 1    | dB      |
| TREBLE CONTROL (CH1)                               |                   |      |      |      |         |
| For truth table see Table 10                       |                   |      |      |      |         |
| Control range                                      |                   |      |      |      |         |
| for C <sub>10-5</sub> ; C <sub>19-5</sub> = 5,6 nF |                   |      |      |      |         |
| Maximum emphasis at 15 kHz with                    |                   |      |      |      |         |
| respect to linear position                         | G                 | 11   | 12   | 13   | dB      |
| Maximum attenuation at 15 kHz with                 |                   |      |      |      |         |
| respect to linear position                         | G                 | 11   | 12   | 13   | dB      |
| Resolution                                         | G <sub>step</sub> | -    | 3    | -    | dB/step |
| BASS CONTROL                                       |                   |      |      |      |         |
| For truth table see Table 9                        |                   |      |      |      |         |
| Control range                                      |                   |      |      |      |         |
| for C <sub>8-9</sub> ; C <sub>20-21</sub> = 33 nF  |                   |      |      |      |         |
| Maximum emphasis at 40 kHz with                    |                   |      |      |      |         |
| respect to linear position                         | G                 | 14   | 15   | 16   | dB      |
| Maximum attenuation at 40 kHz with                 |                   |      |      |      |         |
| respect to linear position                         | G                 | 11   | 12   | 13   | dB      |
| Resolution                                         | G <sub>step</sub> | -    | 3    | -    | dB/step |
| SPATIAL AND PSEUDO FUNCTION                        |                   |      |      |      |         |
| Spatial:                                           |                   |      |      |      |         |
| Antiphase crosstalk                                | α                 | _    | 50   | _    | %       |
| Pseudo:                                            |                   |      |      |      |         |
| Phase shift (see Fig.15)                           |                   |      |      |      |         |

| PARAMETER                                                                 | SYMBOL              | MIN. | TYP. | MAX. | UNIT |
|---------------------------------------------------------------------------|---------------------|------|------|------|------|
| HEADPHONE CHANNEL OUTPUTS                                                 |                     |      |      |      |      |
| CH2 LEFT (pin 22); CH2 RIGHT (pin 7)                                      |                     |      |      |      |      |
| Output voltage range (r.m.s. value)                                       |                     |      |      |      |      |
| at THD ≤ 0,5%                                                             | V <sub>o(rms)</sub> | 2    | _    | _    | V    |
| Load resistance                                                           | RL                  | 10   | _    | _    | kΩ   |
| Output impedance                                                          | Zo                  | _    | _    | 100  | Ω    |
| Noise level                                                               |                     |      |      |      |      |
| (weighted according to CCIR468-2)<br>gain = 0 dB                          | V <sub>n</sub>      | _    | 15   | _    | μV   |
| gain = 16 dB                                                              | Vn                  | _    | 12   | 25   | μV   |
| gain = ≤ −90 dB                                                           | V <sub>n</sub>      | _    | 10   | _    | μV   |
| Total harmonic distortion                                                 |                     |      |      |      |      |
| (f = 20 Hz to 12,5 kHz)                                                   |                     |      |      |      |      |
| for $V_{i(rms)} = 0,2 V$ ;<br>gain = 0 dB to -30 dB                       | THD                 | _    | 0,01 | 0,2  | %    |
| for $V_{i(rms)} = 1,0 V$ ;<br>gain = 0 dB to -30 dB                       | THD                 | _    | 0,1  | _    | %    |
| for $V_{i(rms)} = 2,0 V$<br>gain = -4 dB to -30 dB                        | THD                 | _    | 0,3  | _    | %    |
| Channel separation at 10 kHz                                              |                     |      |      |      |      |
| gain = 0 dB                                                               | α <sub>cr</sub>     | _    | 75   | _    | dB   |
| Ripple rejection (gain = 0 dB;                                            |                     |      |      |      |      |
| bass and treble in linear position)<br>f <sub>ripple</sub> = 100 Hz       | RR <sub>100</sub>   | _    | 50   | _    | dB   |
| Crosstalk attenuation from logic                                          |                     |      |      |      |      |
| inputs to AF outputs (gain = 0 dB;<br>bass and treble in linear position) | α                   | _    | 110  | _    | dB   |
| Crosstalk between any input/output                                        |                     |      |      |      |      |
| f = 100 Hz to 12,5 kHz                                                    | α                   | 65   | 70   | _    | dB   |
| Crosstalk IN1/IN2                                                         |                     |      |      |      |      |
| gain = 0 dB; R <sub>G</sub> = 0                                           | α                   | 95   | 100  | _    | dB   |

## TDA8421

| PARAMETER                          | SYMBOL            | MIN. | TYP. | MAX. | UNIT    |
|------------------------------------|-------------------|------|------|------|---------|
| Headphone channel (CH2)            |                   |      |      |      |         |
| Control range                      |                   |      |      |      |         |
| maximum voltage gain (0 dB step)   | G <sub>max</sub>  | -1   | -    | _    | dB      |
| minimum voltage gain (–62 dB step) | G <sub>min</sub>  | -57  | -    | _    | dB      |
| last position                      | G <sub>off</sub>  | -80  | -85  | _    | dB      |
| mute position                      | G <sub>mute</sub> | -85  | -90  | _    | dB      |
| Resolution                         | G <sub>step</sub> | -    | 2    | _    | dB/step |
| Gain difference between left and   |                   |      |      |      |         |
| right AF channel (note 1)          |                   |      |      |      |         |
| gain from 0 dB to –40 dB           | $\Delta G$        | -    | -    | 0,5  | dB      |
| gain from –40 dB to –62 dB         | $\Delta G$        | -    | -    | 2    | dB      |

### Note to the AC characteristics

1. Balance is realized via software by different volume settings in both channels.





















| CURVE | PIN 24<br>(nF) | PIN<br>(nF) | EFFECT           |
|-------|----------------|-------------|------------------|
| 1     | 15             | 15          | normal           |
| 2     | 5,6            | 47          | intensified      |
| 3     | 5,6            | 68          | more intensified |





**TDA8421** 

# Hi-fi stereo audio processor; I<sup>2</sup>C bus





**TDA8421** 

# Hi-fi stereo audio processor; I<sup>2</sup>C bus

### PACKAGE OUTLINE

DIP28: plastic dual in-line package; 28 leads (600 mil)



1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |        | REFERENCES |      |  | EUROPEAN ISSUE DATE |                                 |  |
|----------|--------|------------|------|--|---------------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC      | EIAJ |  | PROJECTION          | 1550E DATE                      |  |
| SOT117-1 | 051G05 | MO-015AH   |      |  |                     | <del>92-11-17</del><br>95-01-14 |  |

SOT117-1

# TDA8421

### SOLDERING

### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

### Soldering by dipping or by wave

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact

with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

### **Repairing soldered joints**

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

### DEFINITIONS

| Data sheet status                                        |                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification                                  | This data sheet contains target or goal specifications for product development.                                                                                                                                                                                                                                                                    |
| Preliminary specification                                | This data sheet contains preliminary data; supplementary data may be published later.                                                                                                                                                                                                                                                              |
| Product specification                                    | This data sheet contains final product specifications.                                                                                                                                                                                                                                                                                             |
| Limiting values                                          |                                                                                                                                                                                                                                                                                                                                                    |
| more of the limiting values of the device at these or at | n accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or<br>may cause permanent damage to the device. These are stress ratings only and operation<br>any other conditions above those given in the Characteristics sections of the specification<br>limiting values for extended periods may affect device reliability. |
| Application information                                  |                                                                                                                                                                                                                                                                                                                                                    |
| Where application informat                               | ion is given, it is advisory and does not form part of the specification.                                                                                                                                                                                                                                                                          |

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

### PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.