# INTEGRATED CIRCUITS

# DATA SHEET



# TDA8044 Satellite demodulator and decoder

Product specification Supersedes data of 1998 Nov 17 File under Integrated Circuits, IC02 2000 Feb 21





#### Satellite demodulator and decoder

#### **TDA8044**

#### **FEATURES**

- · General features:
  - One-chip Digital Video Broadcasting (DVB)
     compliant Quadrature Phase Shift Keying (QPSK)
     and Binary Phase Shift Keying (BPSK) demodulator
     and concatenated Viterbi/Reed-Solomon decoder
     with de-interleaver and de-randomizer
     (ETS 300 421)
  - 3.3 V supply voltage (input pads are 5 V tolerant)
  - Standby mode for low power dissipation
  - Internal clock PLL to allow low frequency crystal application and selectable clock frequencies
  - Power-on reset module
  - Package: QFP100
  - Boundary scan test.
- · QPSK/BPSK demodulator:
  - Interpolator and anti-alias filter to handle a large range of symbol rates without additional external filtering
  - On-chip AGC of the analog input I and Q baseband signals or tuner AGC control
  - Two on-chip matched Analog-to-Digital Converters (ADCs; 7 bits)
  - Half Nyquist (square root raised-cosine) filter with selectable roll-off factor
  - Large range of symbol frequencies:
     0.5 to 45 Msymbols/s for TDA8044 and
     0.5 to 30 Msymbols/s for TDA8044A, including Single Carrier Per Channel (SCPC) function
  - Can be used at low channel Signal-to-Noise ratio (S/N)
  - Internal carrier recovery, clock recovery and AGC loops with programmable loop filters
  - Two loop carrier recovery enabling phase tracking of the incoming symbols
  - Software carrier sweep for low symbol rate applications
  - Signal-to-noise ratio estimation
  - External indication of demodulator lock.
- · Viterbi decoder:
  - Rate ½ convolutional code based
  - Constraint length K = 7 with  $G_1$  = 171<sub>oct</sub> and  $G_2$  = 133<sub>oct</sub>; supported puncturing code rates:  $\frac{1}{2}$ ,  $\frac{2}{3}$ ,  $\frac{3}{4}$ ,  $\frac{4}{5}$ ,  $\frac{5}{6}$ ,  $\frac{6}{7}$ ,  $\frac{7}{8}$  and  $\frac{8}{9}$
  - 4 bits input for 'soft decision' for both I and Q



- Truncation length: 144
- Automatic synchronization
- Channel Bit Error Rate (BER) estimation
- External indication of Viterbi sync lock
- Differential decoding optional.
- Reed-Solomon (RS) decoder:
  - (204, 188, T = 8) Reed-Solomon code
  - Automatic (I<sup>2</sup>C-bus configurable) synchronization of bytes, transport packets and frames
  - Internal convolutional de-interleaving (I = 12; using internal memory)
  - De-randomizer based on Pseudo Random Bit Sequence (PRBS)
  - External indication of Register Select (RS) decoder sync lock
  - External indication of uncorrectable error (transport error indicator is set)
  - External indication of corrected byte
  - Indication of the number of lost blocks
  - Indication of the number of corrected blocks.
- Interface:
  - I<sup>2</sup>C-bus interface to initialize and monitor the demodulator and Forward Error Correction (FEC) decoder; when no I<sup>2</sup>C-bus usage, default mode is defined
  - Programmable interrupt facility
  - 6 bits I/O expander for flexible access to and from the I<sup>2</sup>C-bus
  - Switchable I<sup>2</sup>C-bus loop-through to suppress I<sup>2</sup>C-bus crosstalk in the tuner
  - DiSEqC level 1.X support for dish control applications
  - 3-state mode for transport stream outputs.

#### **APPLICATIONS**

 Digital satellite TV: demodulation and Forward Error Correction (FEC).

#### Satellite demodulator and decoder

TDA8044

#### **GENERAL DESCRIPTION**

This document gives preliminary information about the TDA8044 and TDA8044A, which are the successors of the TDA8043. The TDA8044A is only specified where the product deviates from the TDA8044, all other references are the same. The TDA8044 is backwards compatible with the TDA8043, with respect to pinning and the I2C-bus software. The TDA8044 is a DVB compliant demodulator and error correction decoder IC for reception of QPSK and BPSK modulated signals for satellite applications. It can handle variable symbol rates in the range of 0.5 to 45 Msymbols/s (0.5 to 30 Msymbols/s for TDA8044A) with a minimum number of low cost and non-critical external components. Typical applications for this device are Multi Channel Per Carrier (MCPC), Single Channel Per Carrier (SCPC) and simulcast. In these applications one satellite transponder contains respectively one broad QPSK carrier, several small QPSK carriers and one small QPSK carrier together with one or two FM carriers.

The TDA8044 has minimum interface with the tuner, it only requires the demodulated analog I and Q baseband input signals. Analog-to-digital conversion is performed internally by two matched 7-bit ADCs. Since all the loops (AGC, clock and carrier recovery) are internal, no feedback to the tuner is needed. However, for maximum tuner flexibility, there is the possibility to close the AGC and carrier recovery loop externally via the tuner.

The number of external components required for operation of the TDA8044 is very low. Moreover the external components are low cost and non-critical. This gives an easy and low cost application. The TDA8044 operates on a low frequency crystal which is upconverted to a clock frequency by means of an internal PLL. Different clock frequencies can be selected with the PLL without changing the crystal. This allows for maximum flexibility concerning symbol rate range combined with minimum power consumption.

The TDA8044 also has internal anti-alias filters, which can cover a large range of symbol frequencies (approximately one decade) without the need to switch external (SAW) filters. To cover the whole range of 0.5 to 45 Msymbols/s switching of clock frequency (internally) and filtering (externally) is necessary.

The TDA8044 has a double carrier loop configuration which has excellent capabilities of tracking phase noise. Synchronization of the FEC unit is done completely internally, thereby minimizing I<sup>2</sup>C-bus communication. The output of the TDA8044 is highly flexible, allowing different output modes to interface to a demultiplexer/descrambler/MPEG-2 decoder including a 3-state mode. For evaluation of the TDA8044, demodulator and Viterbi outputs can be made available externally.

Interfacing to the TDA8044 has been extended compared to the TDA8043. Separate resets are available for logic only, logic plus I<sup>2</sup>C-bus and carrier loops. A Power-on reset module has been implemented which gives a reset signal at power-up. This signal can be used to reset the TDA8044 in order to guarantee correct starting of the IC. Two extra general purpose I/O pins (I/O expanders) have been added. A switchable I<sup>2</sup>C-bus loop-through to the tuner is implemented to switch-off the I<sup>2</sup>C-bus connection to the tuner. This reduces phase noise in the tuner in the event of I<sup>2</sup>C-bus crosstalk. The transport stream outputs can be put in 3-state mode. DiSEqC level 1.X support is integrated for dish control applications. The power consumption in standby mode has been decreased considerably.

## Satellite demodulator and decoder

TDA8044

#### QUICK REFERENCE DATA

| SYMBOL               | PARAMETER                                     | CONDITIONS                                   | MIN. | TYP. | MAX. | UNIT       |
|----------------------|-----------------------------------------------|----------------------------------------------|------|------|------|------------|
| $V_{DDA}$            | analog supply voltage                         |                                              | 3.05 | 3.3  | 3.55 | V          |
| $V_{DDD}$            | digital supply voltage                        |                                              | 3.05 | 3.3  | 3.55 | V          |
| I <sub>DD(tot)</sub> | total supply current                          | V <sub>DDD</sub> = 3.3 V                     |      |      |      |            |
|                      | TDA8044                                       | note 1                                       | _    | 320  | 480  | mA         |
|                      | TDA8044A                                      | notes 1 and 2                                | _    | _    | 350  | mA         |
| f <sub>clk</sub>     | internal clock frequency                      | CFS = 0 or $CFS = 1$ ;<br>$f_{xtal} = 4$ MHz |      |      |      |            |
|                      | TDA8044                                       | note 1                                       | 10.7 | _    | 96   | MHz        |
|                      | TDA8044A                                      | notes 1 and 2                                | 10.7 | _    | 64   | MHz        |
| r <sub>s</sub>       | symbol rate                                   | note 3                                       |      |      |      |            |
|                      | TDA8044                                       |                                              | 0.5  | -    | 45   | Msymbols/s |
|                      | TDA8044A                                      |                                              | 0.5  | _    | 30   | Msymbols/s |
| P <sub>tot</sub>     | total power dissipation                       | T <sub>amb</sub> = 70 °C; note 4             |      |      |      |            |
|                      | TDA8044                                       |                                              | _    | 1150 | 1700 | mW         |
|                      | TDA8044A                                      |                                              | _    | _    | 1250 | mW         |
| IL                   | implementation loss                           | note 5                                       | _    | 0.3  | _    | dB         |
| S/N                  | signal-to-noise ratio for locking the TDA8044 | note 5                                       | 2    | _    | _    | dB         |

#### **Notes**

- 1. Programmable internal frequencies possible:
  - a) Values 10.7, 16, 32 or 64 MHz for CFS = 0.
  - b) Values 16, 24, 48 or 96 MHz for CFS = 1.
- 2. CFS is set to logic 0.
- 3. Without switching internal clock frequencies, a range of 1 decade can be covered. To cover the full range of symbol frequencies, internal clock frequencies and external (SAW) filters must be switched. Details can be found in the application note.
- 4. Maximum value is specified for a symbol rate of 45 Msymbols/s, a puncturing rate of  $\frac{7}{8}$ , a clock frequency of 96 MHz and a 3.55 V power supply. The typical value is specified for a symbol rate of 27.5 Msymbols/s, a puncture rate of  $\frac{3}{4}$  and a clock frequency of 64 MHz.
- 5. Implementation loss at the demodulator output and minimum S/N to lock the TDA8044 are measured including tuner in a laboratory environment at a symbol rate of 27.5 Msymbols/s and a clock frequency of 64 MHz.

#### **ORDERING INFORMATION**

| TYPE      |        | PACKAGE                                                     |          |
|-----------|--------|-------------------------------------------------------------|----------|
| NUMBER    | NAME   | DESCRIPTION                                                 | VERSION  |
| TDA8044H  | QFP100 | plastic quad flat package; 100 leads (lead length 1.95 mm); | SOT317-2 |
| TDA8044AH |        | body 14 × 20 × 2.8 mm                                       |          |

# Satellite demodulator and decoder

TDA8044

#### **PINNING**

| SYMBOL            | PIN | I/O | DESCRIPTION                                                 |  |
|-------------------|-----|-----|-------------------------------------------------------------|--|
| 12                | 1   | I   | digital I-input bit 2 (ADC bypass)                          |  |
| 13                | 2   | I   | digital I-input bit 3 (ADC bypass)                          |  |
| V <sub>SSD1</sub> | 3   | _   | digital ground 1                                            |  |
| CFS               | 4   | I   | clock frequency selection (remains at logic 0 for TDA8044A) |  |
| V <sub>SSD2</sub> | 5   | _   | digital ground 2                                            |  |
| 14                | 6   | I   | digital I-input bit 4 (ADC bypass)                          |  |
| 15                | 7   | I   | digital I-input bit 5 (ADC bypass)                          |  |
| 16                | 8   | I   | digital I-input bit 6 (ADC bypass: MSB)                     |  |
| Q0                | 9   | I   | digital Q-input bit 0 (ADC bypass: LSB)                     |  |
| V <sub>DDD1</sub> | 10  | _   | digital supply voltage 1                                    |  |
| Q1                | 11  | I   | digital Q-input bit 1 (ADC bypass)                          |  |
| Q2                | 12  | I   | digital Q-input bit 2 (ADC bypass)                          |  |
| Q3                | 13  | I   | digital Q-input bit 3 (ADC bypass)                          |  |
| Q4                | 14  | I   | digital Q-input bit 4 (ADC bypass)                          |  |
| V <sub>SSD3</sub> | 15  | _   | digital ground 3                                            |  |
| Q5                | 16  | I   | digital Q-input bit 5 (ADC bypass)                          |  |
| Q6                | 17  | I   | digital Q-input bit 6 (ADC bypass: MSB)                     |  |
| V <sub>SSD4</sub> | 18  | _   | digital ground 4                                            |  |
| $V_{DDD2}$        | 19  | _   | digital supply voltage 2                                    |  |
| PRESET            | 20  | I   | set device into default mode                                |  |
| P3                | 21  | I/O | quasi-bidirectional I/O port (bit 3)                        |  |
| P2                | 22  | I/O | quasi-bidirectional I/O port (bit 2)                        |  |
| P1                | 23  | I/O | quasi-bidirectional I/O port (bit 1)                        |  |
| P0                | 24  | I/O | quasi-bidirectional I/O port (bit 0)                        |  |
| V <sub>DDD3</sub> | 25  | _   | digital supply voltage 3                                    |  |
| P5                | 26  | I/O | quasi-bidirectional I/O port (bit 5)                        |  |
| P4                | 27  | I/O | quasi-bidirectional I/O port (bit 4)                        |  |
| PDOCLK            | 28  | 0   | output clock for transport stream bytes                     |  |
| PDO0              | 29  | 0   | parallel data output (bit 0)                                |  |
| PDO1              | 30  | 0   | parallel data output (bit 1)                                |  |
| PDO2              | 31  | 0   | parallel data output (bit 2)                                |  |
| V <sub>SSD5</sub> | 32  | _   | digital ground 5                                            |  |
| PDO3              | 33  | 0   | parallel data output (bit 3)                                |  |
| PDO4              | 34  | 0   | parallel data output (bit 4)                                |  |
| PDO5              | 35  | 0   | parallel data output (bit 5)                                |  |
| V <sub>SSD6</sub> | 36  | _   | digital ground 6                                            |  |
| V <sub>SSD7</sub> | 37  | _   | digital ground 7                                            |  |
| PDO6              | 38  | 0   | parallel data output (bit 6)                                |  |
| POR               | 39  | I   | Power-on reset [can be connected to PRESET (pin 20)]        |  |
| $V_{DDD4}$        | 40  | _   | digital supply voltage 4                                    |  |

# Satellite demodulator and decoder

TDA8044

| SYMBOL               | PIN | I/O | DESCRIPTION                                                    |  |
|----------------------|-----|-----|----------------------------------------------------------------|--|
| V <sub>DDD5</sub>    | 41  | _   | digital supply voltage 5                                       |  |
| V <sub>SSD8</sub>    | 42  | _   | digital ground 8                                               |  |
| V <sub>DDD6</sub>    | 43  | _   | digital supply voltage 6                                       |  |
| V <sub>DDD7</sub>    | 44  | _   | digital supply voltage 7                                       |  |
| PDO7                 | 45  | 0   | parallel data output (bit 7)                                   |  |
| n.c.                 | 46  | _   | not connected                                                  |  |
| V <sub>SSD9</sub>    | 47  | _   | digital ground 9                                               |  |
| PDOERR               | 48  | 0   | transport error indicator                                      |  |
| PDOVAL               | 49  | 0   | data valid indicator                                           |  |
| PDOSYNC              | 50  | 0   | transport packet synchronization signal                        |  |
| V <sub>SSD10</sub>   | 51  | _   | digital ground 10                                              |  |
| SCL                  | 52  | ı   | serial clock input of I <sup>2</sup> C-bus                     |  |
| SDA                  | 53  | I/O | serial data of I <sup>2</sup> C-bus                            |  |
| ĪNT                  | 54  | 0   | interrupt output (active LOW)                                  |  |
| A0                   | 55  | ı   | I <sup>2</sup> C-bus hardware address                          |  |
| RSLOCK               | 56  | 0   | Reed-Solomon lock indicator                                    |  |
| VLOCK                | 57  | 0   | Viterbi lock indicator                                         |  |
| DLOCK                | 58  | 0   | demodulator lock indicator                                     |  |
| $V_{DDD8}$           | 59  | _   | digital supply voltage 8                                       |  |
| $V_{\rm DDD9}$       | 60  | _   | digital supply voltage 9                                       |  |
| TEST                 | 61  | ı   | test pin (normally connected to ground)                        |  |
| TRST                 | 62  | ı   | BST optional asynchronous reset (normally connected to ground) |  |
| TCK                  | 63  | ı   | BST dedicated test clock (normally connected to ground)        |  |
| SCLT                 | 64  | ı   | serial clock of I <sup>2</sup> C-bus loop-through              |  |
| SDAT                 | 65  | I/O | serial data of I <sup>2</sup> C-bus loop-through               |  |
| V <sub>DDD10</sub>   | 66  | _   | digital supply voltage 10                                      |  |
| V <sub>SSD11</sub>   | 67  | _   | digital ground 11                                              |  |
| V <sub>SSD12</sub>   | 68  | _   | digital ground 12                                              |  |
| TMS                  | 69  | ı   | BST input control signal (normally connected to ground)        |  |
| TDO                  | 70  | 0   | BST serial test data output                                    |  |
| TDI                  | 71  | I   | BST serial test data in (normally connected to ground)         |  |
| V <sub>DDD11</sub>   | 72  | _   | digital supply voltage 11                                      |  |
| V <sub>SSD13</sub>   | 73  | _   | digital ground 13                                              |  |
| V <sub>SSD(AD)</sub> | 74  | _   | digital ground ADC                                             |  |
| $V_{DDD(AD)}$        | 75  | _   | digital supply ADC                                             |  |
| V <sub>ref(B)</sub>  | 76  | 0   | bottom reference voltage for ADC                               |  |
| V <sub>SSA1</sub>    | 77  | _   | analog ground 1                                                |  |
| QA                   | 78  | _   | analog input Q                                                 |  |
| V <sub>ref(Q)</sub>  | 79  | 0   | AGC decoupling - Q path                                        |  |
| IA                   | 80  | I   | analog input I                                                 |  |
| V <sub>SSA2</sub>    | 81  | _   | analog ground 2                                                |  |

# Satellite demodulator and decoder

TDA8044

| SYMBOL                 | PIN | I/O | DESCRIPTION                                 |  |
|------------------------|-----|-----|---------------------------------------------|--|
| V <sub>ref(I)</sub>    | 82  | 0   | AGC decoupling - I path                     |  |
| $V_{DDA}$              | 83  | _   | analog supply voltage                       |  |
| $V_{DDXTAL}$           | 84  | _   | supply voltage for crystal oscillator       |  |
| XTALI                  | 85  | I   | crystal oscillator input                    |  |
| XTALO                  | 86  | 0   | crystal oscillator output                   |  |
| V <sub>SSXTAL</sub>    | 87  | _   | ground for crystal oscillator               |  |
| V <sub>DDD12</sub>     | 88  | _   | digital supply voltage 12                   |  |
| V <sub>DDD13</sub>     | 89  | _   | digital supply voltage 13                   |  |
| V <sub>SSD14</sub>     | 90  | _   | digital ground 14                           |  |
| D22                    | 91  | 0   | 22 kHz output for dish control applications |  |
| V <sub>SSD15</sub>     | 92  | _   | digital ground 15                           |  |
| V <sub>SSD16</sub>     | 93  | _   | digital ground 16                           |  |
| $V_{AGC}$              | 94  | 0   | AGC output voltage                          |  |
| V <sub>SSD(test)</sub> | 95  | _   | test pin, normally connected to ground      |  |
| V <sub>DDD14</sub>     | 96  | _   | digital supply voltage 14                   |  |
| V <sub>DDD15</sub>     | 97  | _   | digital supply voltage 15                   |  |
| OUSTD                  | 98  | 0   | general purpose sigma-delta output          |  |
| 10                     | 99  | I   | digital I-input bit 0 (ADC bypass: LSB)     |  |
| I1                     | 100 | I   | digital I-input bit 1 (ADC bypass)          |  |

## Satellite demodulator and decoder

TDA8044



#### Satellite demodulator and decoder

TDA8044

#### Pin compatibility

The TDA8044 is backwards pin compatible with the TDA8043, this means that the functional pins of the TDA8043 have been left unchanged on the TDA8044. However due to extra functionality of the TDA8044, some of the not connected pins of the TDA8043 have become functional pins on the TDA8044. Table 1 lists the modified pins of the TDA8044.

Table 1 Modified pins of the TDA8044

| PIN | TDA8043 FUNCTION | TDA8044 SYMBOL         | TDA8044 FUNCTION                                  |  |
|-----|------------------|------------------------|---------------------------------------------------|--|
| 4   | not connected    | CFS                    | clock frequency selection                         |  |
| 5   | not connected    | V <sub>SSD2</sub>      | digital ground                                    |  |
| 26  | not connected    | P5                     | I/O expander bit 5                                |  |
| 27  | not connected    | P4                     | I/O expander bit 4                                |  |
| 36  | not connected    | V <sub>SSD6</sub>      | digital ground                                    |  |
| 37  | not connected    | V <sub>SSD7</sub>      | digital ground                                    |  |
| 39  | not connected    | POR                    | Power-on reset                                    |  |
| 47  | not connected    | V <sub>SSD9</sub>      | digital ground                                    |  |
| 64  | not connected    | SCLT                   | serial clock of I <sup>2</sup> C-bus loop-through |  |
| 65  | not connected    | SDAT                   | serial data of I <sup>2</sup> C-bus loop-through  |  |
| 91  | not connected    | D22                    | 22 kHz generation output                          |  |
| 92  | not connected    | V <sub>SSD15</sub>     | digital ground                                    |  |
| 93  | not connected    | V <sub>SSD16</sub>     | digital ground                                    |  |
| 95  | not connected    | V <sub>SSD(test)</sub> | test pin, connect to ground                       |  |

If it is required to replace the TDA8043 with the TDA8044 and the pins with extra functionality are not required, then the following measures on the PCB layout must be taken to avoid I/O conflicts in the TDA8044:

- Pin numbers 4, 5, 26, 27, 36, 37, 47, 65, 92, 93 and 95 must be put to ground
- Pin numbers 39, 64 and 91 must be left not connected.

With these measures it is possible to use the TDA8043 and the TDA8044 on the same PCB without any problems. In order to use pins with the extra functionality of the TDA8044, PCB layout changes are necessary.

#### Satellite demodulator and decoder

TDA8044

#### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                      | CONDITIONS                                                                             | MIN. | MAX.     | UNIT |
|------------------|--------------------------------|----------------------------------------------------------------------------------------|------|----------|------|
| $V_{DD}$         | supply voltage pins            |                                                                                        | -0.3 | +3.55    | V    |
| V <sub>max</sub> | maximum voltage on all pins    |                                                                                        | 0    | $V_{DD}$ | V    |
| P <sub>tot</sub> | total power dissipation        |                                                                                        |      |          |      |
|                  | TDA8044                        | T <sub>amb</sub> = 70 °C; note 1                                                       | _    | 1700     | mW   |
|                  | TDA8044A                       | $T_{amb} = 70  ^{\circ}\text{C}$ ; note 1<br>$T_{amb} = 70  ^{\circ}\text{C}$ ; note 2 | _    | 1250     | mW   |
| T <sub>stg</sub> | IC storage temperature         |                                                                                        | -55  | +150     | °C   |
| T <sub>amb</sub> | ambient temperature            | T <sub>amb</sub> = 70 °C                                                               | 0    | 70       | °C   |
| Tj               | operating junction temperature |                                                                                        | 0    | 125      | °C   |

#### **Notes**

- 1. Maximum power dissipation is specified for 96 MHz clock frequency, 45 Msymbols/s and a puncture rate of 7/8.
- 2. Maximum power dissipation is specified for 64 MHz clock frequency, 30 Msymbols/s and a puncture rate of  $\frac{7}{8}$ .

#### **HANDLING**

Inputs and outputs are protected against electrostatic discharge in normal handling. However it is good practice to take normal precautions appropriate to handling MOS devices (see "Handling MOS devices").

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air |       |      |
| TDA8044              |                                             |             | 34    | K/W  |
|                      | TDA8044A                                    |             | 45    | K/W  |

# Satellite demodulator and decoder

TDA8044

#### **APPLICATION INFORMATION**



# Satellite demodulator and decoder

TDA8044



# Satellite demodulator and decoder

TDA8044

#### **PACKAGE OUTLINE**

QFP100: plastic quad flat package; 100 leads (lead length 1.95 mm); body 14 x 20 x 2.8 mm

SOT317-2



#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFERENCES |      |  |            | ISSUE DATE                      |
|----------|-----|------------|------|--|------------|---------------------------------|
| VERSION  | IEC | JEDEC      | EIAJ |  | PROJECTION | ISSUE DATE                      |
| SOT317-2 |     | MO-112     |      |  |            | <del>97-08-01</del><br>99-12-27 |

#### Satellite demodulator and decoder

TDA8044

#### **SOLDERING**

#### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

#### Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

#### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimum results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300\ ^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

#### Satellite demodulator and decoder

TDA8044

#### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                         | SOLDERING METHOD                  |                       |  |  |
|---------------------------------|-----------------------------------|-----------------------|--|--|
| PACKAGE                         | WAVE                              | REFLOW <sup>(1)</sup> |  |  |
| BGA, SQFP                       | not suitable                      | suitable              |  |  |
| HLQFP, HSQFP, HSOP, HTSSOP, SMS | not suitable <sup>(2)</sup>       | suitable              |  |  |
| PLCC <sup>(3)</sup> , SO, SOJ   | suitable                          | suitable              |  |  |
| LQFP, QFP, TQFP                 | not recommended <sup>(3)(4)</sup> | suitable              |  |  |
| SSOP, TSSOP, VSO                | not recommended <sup>(5)</sup>    | suitable              |  |  |

#### **Notes**

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

#### Satellite demodulator and decoder

TDA8044

#### **DEFINITIONS**

| Data sheet status         |                                                                                       |
|---------------------------|---------------------------------------------------------------------------------------|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |
| Limiting values           |                                                                                       |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

#### PURCHASE OF PHILIPS I2C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

# Satellite demodulator and decoder

TDA8044

**NOTES** 

# Satellite demodulator and decoder

TDA8044

**NOTES** 

# Satellite demodulator and decoder

TDA8044

**NOTES** 

# Philips Semiconductors – a worldwide company

Argentina: see South America

Australia: 3 Figtree Drive, HOMEBUSH, NSW 2140, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 1 60 101 1248. Fax. +43 1 60 101 1210

Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6,

220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773

Belgium: see The Netherlands Brazil: see South America

Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,

51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 68 9211, Fax. +359 2 68 9102

Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,

Tel. +1 800 234 7381, Fax. +1 800 943 0087

China/Hong Kong: 501 Hong Kong Industrial Technology Centre,

72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700

Colombia: see South America Czech Republic: see Austria

Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V,

Tel. +45 33 29 3333, Fax. +45 33 29 3905 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615 800, Fax. +358 9 6158 0920

France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex,

Tel. +33 1 4099 6161, Fax. +33 1 4099 6427

Germany: Hammerbrookstraße 69, D-20097 HAMBURG,

Tel. +49 40 2353 60, Fax. +49 40 2353 6300

Hungary: see Austria

India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025,

Tel. +91 22 493 8541, Fax. +91 22 493 0966

Indonesia: PT Philips Development Corporation, Semiconductors Division,

Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080

Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200

Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007

Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI),

Tel. +39 039 203 6838. Fax +39 039 203 6800

Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057

Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415

Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR,

Tel. +60 3 750 5214, Fax. +60 3 757 4880

Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087

Middle East: see Italy

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,

Tel. +31 40 27 82785, Fax. +31 40 27 88399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +64 9 849 4160, Fax. +64 9 849 7811

Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341

Pakistan: see Singapore

Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

Poland: Al.Jerozolimskie 195 B, 02-222 WARSAW, Tel. +48 22 5710 000, Fax. +48 22 5710 001

Portugal: see Spain

Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW,

Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale,

2092 JOHANNESBURG, P.O. Box 58088 Newville 2114,

Tel. +27 11 471 5401, Fax. +27 11 471 5398 South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP. Brazil.

Tel. +55 11 821 2333. Fax. +55 11 821 2382 Spain: Balmes 22, 08007 BARCELONA Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,

Tel. +46 8 5985 2000, Fax. +46 8 5985 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH,

Tel. +41 1 488 2741 Fax. +41 1 488 3263

Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2886, Fax. +886 2 2134 2874

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260,

Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 28 81260 Umraniye,

ISTANBUL, Tel. +90 216 522 1500, Fax. +90 216 522 1813

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 208 730 5000, Fax. +44 208 754 8421

United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381, Fax. +1 800 943 0087

Uruguay: see South America Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Tel. +381 11 3341 299, Fax.+381 11 3342 553

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

Internet: http://www.semiconductors.philips.com

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

© Philips Electronics N.V. 2000

753504/03/pp20

Date of release: 2000 Feb 21

Document order number: 9397 750 05972

SCA69

Let's make things better.





