### INTEGRATED CIRCUITS # DATA SHEET ### **TDA5153** Pre-amplifier for Hard Disk Drive (HDD) with MR-read/inductive write heads Preliminary specification File under Integrated Circuits, IC11 1997 Jul 02 **TDA5153** ### **CONTENTS** | 1 | FEATURES | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | APPLICATIONS | | 3 | GENERAL DESCRIPTION | | 4 | ORDERING INFORMATION | | 5 | QUICK REFERENCE DATA | | 6 | BLOCK DIAGRAM | | 7 | PINNING | | 8 | FUNCTIONAL DESCRIPTION | | 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8.8<br>8.9<br>8.10<br>8.10.1<br>8.10.2<br>8.10.3<br>8.10.4<br>8.10.5<br>8.10.5.1<br>8.10.5.2<br>8.10.5.3<br>8.10.6<br>8.10.7<br>8.10.8 | Read mode Write mode Sleep mode Standby mode Active mode Bi-directional serial interface Addressing Programming data Reading data Operation of the serial interface Configuration Power control Head select Servo write Test MR head test Temperature monitor Thermal asperity detector Write amplifier programmable capacitors High frequency gain attenuator pole register | | 8.10.9 | Settle pulse | | 8.10.10 | Address registers | | 8.11<br>8.12 | Head unsafe<br>HUS survey | | 9 | LIMITING VALUES | | 10 | HANDLING | | 11 | THERMAL RESISTANCE | | 12 | RECOMMENDED OPERATION CONDITIONS | | 13 | CHARACTERISTICS | | 14 | PACKAGE OUTLINE | | 15 | SOLDERING | | 16 | DEFINITION | | 17 | LIFE SUPPORT APPLICATIONS | ## Pre-amplifier for Hard Disk Drive (HDD) with MR-read/inductive write heads TDA5153 ### 1 FEATURES - Designed for 4 (TDA5153BG) or 6 dual-stripe MR-read/inductive write heads - Current bias-current sense architecture - Single supply voltage (5.0 V ±10%); a separate write drivers supply pin can be biased from V<sub>CC</sub> to 8 V +10% - MR elements connected to ground (GND) - Equal bias currents in the two MR stripes of each head - · On-chip AC couplings eliminate MR head DC offset - 3-wire serial interface for programming - Programmable high-frequency zero-pole gain boost - Programmable write driver compensation capacitance - · Programmable MR bias currents and write currents - 1-bit programmable read gain - · Sleep, standby, active and test modes available - · Measurement of head resistances in test mode - In test mode, one MR bias current may be forced to a minimum current - Short write current rise and fall times with near rail-to-rail voltage swing - Head unsafe pin for signalling of abnormal conditions and behaviour - Low supply voltage write-current inhibit (active or inactive) - · Supports servo writing - Provides temperature monitor - Thermal asperity detection with programmable threshold level - · Requires only one external resistor. ### 2 APPLICATIONS • Hard Disk Drive (HDD). ### 3 GENERAL DESCRIPTION The 5.0 V pre-amplifier for HDD described here is designed for five terminals, dual stripe Magneto-Resistive (MR)-read/inductive-write heads. The disks of the disk drive are connected to ground. To avoid voltage break-through between the heads and the disk, the MR elements of the heads are also connected to ground. The symmetry of the dual-stripe head-amplifier combination automatically distinguishes between the differential signals such as signals and the common-mode effects like interference. The latter are rejected by the amplifier. The IC incorporates read amplifiers, write amplifiers, serial interface, digital-to-analog converters, reference and control circuits which operate on a single supply voltage of 5 V $\pm 10\%$ . The output drivers have a separate supply voltage pin which can be connected to a higher supply voltage of up to 8 V +10%. The complementary output stages of the write amplifier allow writing with near rail-to-rail peak voltages across the inductive write head. The read amplifier has a low input impedance. The DC offset between the two stripes of the MR head is eliminated using on-chip AC coupling. Fast settling features are used to keep the transients short. As an option, the read amplifier may be left biased during writing so as to reduce the duration of these transients even more. Series inductance in the leads between the amplifier and MR heads influences the bandwidth which can be compensated by using a programmable high-frequency gain-boost (HF zero). HF noise and bandwidth can be attenuated using a programmable high-frequency gain-attenuator (HF pole). On-chip digital-to-analog converters for MR bias currents and write currents are programmed via a 3-wire serial interface. Head selection, mode control, testing and servo writing can also be programmed using the serial interface. In sleep mode the CMOS serial interface is operational. Figure 1 shows the block diagram of the device. #### 4 ORDERING INFORMATION | TYPE | PACKAGE | | | | | | |-------------------------|---------|------------------------------------------------------------------------------------------|----------|--|--|--| | NUMBER | NAME | DESCRIPTION | VERSION | | | | | TDA5153X | _ | naked die | _ | | | | | TDA5153AG;<br>TDA5153BG | LQFP48 | plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4 \text{ mm}$ | SOT313-2 | | | | TDA5153 ### 5 QUICK REFERENCE DATA | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------|-----------------|------|------|--------| | V <sub>CC</sub> | supply voltage | | 4.5 | 5.0 | 5.5 | V | | V <sub>CC(WD)</sub> | write drivers supply voltage | | V <sub>CC</sub> | 8.0 | 8.8 | V | | F | noise figure | $R_{MR}$ = 28 $\Omega$ ; $I_{MR}$ = 10 mA;<br>$T_{amb}$ = 25 °C; f = 20 MHz | _ | 3.0 | 3.2 | dB | | V <sub>nir</sub> | input referred noise voltage; see note 3 in Chapter 13 | $R_{MR}$ = 28 $\Omega$ ; $I_{MR}$ = 10 mA;<br>$T_{amb}$ = 25 °C; f = 20 MHz | _ | 0.9 | 1.0 | nV/√Hz | | G <sub>v(dif)</sub> | differential voltage gain | from head inputs to RDx, RDy; $R_{MR} = 28 \Omega$ ; $I_{MR} = 10 \text{ mA}$ | | | | | | | | d4 = logic 0 | _ | 160 | _ | | | | | d4 = logic 1 | - | 226 | _ | | | B <sub>-3 db</sub> | -3 dB frequency bandwidth | upper bandwidth without gain boost (4 nH lead inductance) | _ | 220 | _ | MHz | | CMRR | common mode rejection ratio; | I <sub>MR</sub> = 10 mA; f < 1 MHz | _ | 45 | - | dB | | | R <sub>MR</sub> mismatch <5% | I <sub>MR</sub> = 10 mA; f < 100 MHz | _ | 25 | - | dB | | PSRR | power supply rejection ratio | f < 1 MHz | _ | 80 | Ī- | dB | | | (input referred);<br>R <sub>MR</sub> mismatch <5% | f < 100 MHz | _ | 50 | _ | dB | | t <sub>r</sub> , t <sub>f</sub> | rise/fall times (10% to 90%) | $L_h = 150 \text{ nH}; I_{WR} = 35 \text{ mA};$<br>f = 20 MHz | | | | | | | | $V_{CC(WD)} = 8.0 \text{ V}$ | _ | _ | 1.8 | ns | | | | $V_{CC(WD)} = 6.5 \text{ V}$ | - | _ | 2.1 | ns | | I <sub>MR(PR)</sub> | programming MR bias current | $R_{\text{ext}} = 10 \text{ k}\Omega$ | 5 | _ | 20.5 | mA | | I <sub>WR(PR)(b-p)</sub> | programming write current range (base-to-peak) | $R_{\text{ext}} = 10 \text{ k}\Omega$ | 20 | _ | 51 | mA | | f <sub>SCLK</sub> | serial interface clock rate | | _ | _ | 25 | MHz | TDA5153 ### **6 BLOCK DIAGRAM** $Pin \ numbers \ correspond \ to \ TDA5153AG \ and \ TDA5153BG \ only. \ See \ Fig. 3 \ and \ Chapter \ 7 \ for \ pinning \ of \ TDA5153X.$ - (1) Only available on naked die. - (2) Absent on TDA5153BG (4 channel version). - (3) 4 on TDA5153BG. Fig.1 Block diagram. TDA5153 ### 7 PINNING | | P | IN | PAD | | |------------------|-----------|-----------|----------|------------------------------------------------------------------| | SYMBOL | TDA5153AG | TDA5153BG | TDA5153X | DESCRIPTION | | HUS | 1 | 1 | 1 | head unsafe output | | WDIx | 2 | 2 | 2 | write data input (differential; voltage input) | | WDIy | 3 | 3 | 3 | write data input (differential; voltage input) | | IWDIx | _ | _ | 4 | write data input (differential; current input) | | IWDly | _ | _ | 5 | write data input (differential; current input) | | R/W | 4 | 4 | 6 | read/write (read = HIGH; write = LOW) | | SEN | 5 | 5 | 7 | serial bus enable | | SDATA | 6 | 6 | 8 | serial bus data | | SCLK | 7 | 7 | 9 | serial bus clock | | GND1 | 8 | 8 | 10 | ground connection 1 | | RDx | 9 | 9 | 11 | read data output (differential x - y) | | RDy | 10 | 10 | 12 | read data output (differential x - y) | | GND3 | _ | _ | 13 | ground connection 3 | | V <sub>CC</sub> | 11 | 11 | 14 | supply voltage | | R <sub>ext</sub> | 12 | 12 | 15 | 10 kΩ external resistor | | GND2 | 13 | 13 | 16 | ground connection 2 | | 0Wx | 14 | _ | 17 | inductive write head connection for head H0 (differential x – y) | | 0Wy | 15 | _ | 18 | inductive write head connection for head H0 (differential x – y) | | 0Rx | 16 | _ | 19 | MR-read head connection for head H0 (differential x – y) | | 0GND | 17 | _ | 20 | ground connection for head H0 | | 0Ry | 18 | _ | 21 | MR-read head connection for head H0 (differential x – y) | | n.c. | _ | 14 | _ | not connected | | n.c. | _ | 15 | _ | not connected | | n.c. | _ | 16 | _ | not connected | | n.c. | _ | 17 | _ | not connected | | n.c. | _ | 18 | _ | not connected | | 1Wx | 19 | 19 | 22 | inductive write head connection for head H1 (differential x - y) | | 1Wy | 20 | 20 | 23 | inductive write head connection for head H1 (differential x – y) | | 1Rx | 21 | 21 | 24 | MR-read head connection for head H1 (differential x – y) | | 1GND | 22 | 22 | 25 | ground connection for head H1 | | 1Ry | 23 | 23 | 26 | MR-read head connection for head H1 (differential x – y) | | n.c. | 24 | 24 | _ | not connected | | 2Wx | 25 | 25 | 27 | inductive write head connection for head H2 (differential x – y) | | 2Wy | 26 | 26 | 28 | inductive write head connection for head H2 (differential x - y) | | 2Rx | 27 | 27 | 29 | MR-read head connection for head H2 (differential x – y) | | 2GND | 28 | 28 | 30 | ground connection for head H2 | | 2Ry | 29 | 29 | 31 | MR-read head connection for head H2 (differential x – y) | | n.c. | 30 | 30 | _ | not connected | TDA5153 | CVMDOL | P | IN | PAD | DESCRIPTION | |---------------------|-----------|-----------|----------|------------------------------------------------------------------| | SYMBOL | TDA5153AG | TDA5153BG | TDA5153X | DESCRIPTION | | n.c. | 31 | 31 | _ | not connected | | 3Wx | 32 | 32 | 32 | inductive write head connection for head H3 (differential x - y) | | 3Wy | 33 | 33 | 33 | inductive write head connection for head H3 (differential x - y) | | 3Rx | 34 | 34 | 34 | MR-read head connection for head H3 (differential x – y) | | 3GND | 35 | 35 | 35 | ground connection for head H3 | | 3Ry | 36 | 36 | 36 | MR-read head connection for head H3 (differential x – y) | | n.c. | 37 | 37 | _ | not connected | | 4Wx | 38 | 38 | 37 | inductive write head connection for head H4 (differential x - y) | | 4Wy | 39 | 39 | 38 | inductive write head connection for head H4 (differential x - y) | | 4Rx | 40 | 40 | 39 | MR-read head connection for head H4 (differential x – y) | | 4GND | 41 | 41 | 40 | ground connection for head H4 | | 4Ry | 42 | 42 | 41 | MR-read head connection for head H4 (differential x – y) | | 5Wx | 43 | _ | 42 | inductive write head connection for head H5 (differential x - y) | | 5Wy | 44 | _ | 43 | inductive write head connection for head H5 (differential x - y) | | 5Rx | 45 | _ | 44 | MR-read head connection for head H5 (differential x – y); | | 5GND | 46 | _ | 45 | ground connection for head H5 | | 5Ry | 47 | _ | 46 | MR-read head connection for head H5 (differential x – y) | | n.c. | _ | 43 | _ | not connected | | n.c. | _ | 44 | _ | not connected | | n.c. | _ | 45 | _ | not connected | | n.c. | _ | 46 | _ | not connected | | n.c. | _ | 47 | _ | not connected | | V <sub>CC(WD)</sub> | 48 | 48 | 47 | supply voltage for the write drivers | | GND4 | - | _ | 48 | ground connection 4 | TDA5153 TDA5153 ### Pre-amplifier for Hard Disk Drive (HDD) with MR-read/inductive write heads TDA5153 ### 8 FUNCTIONAL DESCRIPTION #### 8.1 Read mode The read mode disables the write circuitry to save power while reading. The read circuitry is de-activated for write, sleep and standby modes. The read circuitry may also be biased during write mode to shorten transients. The selected head is connected to a multiplexed low-noise read amplifier. The read amplifier has low-impedance inputs nRx and nRy (n is the number of the head) and low-impedance outputs RDx and RDy. The signal polarity is non-inverting from x and y inputs to x and y outputs. Ambient magnetic fields at the MR elements result in a relative change in MR resistance $$\frac{\Delta R_{MR}}{R_{MR}}$$ This change produces a current variation $$\Delta I_{MR} = I_{MR} \times \frac{\Delta R_{MR}}{R_{MR}} ,$$ where I<sub>MR</sub> is the bias current in the MR element. The current variation is amplified to form the read data output signal voltage, which is available at RDx – RDy. AC coupling between MR elements and amplifier stages prevents the amplifier input stages from overload by DC voltages across the MR elements. A fast settling procedure shortens DC settling transients. An on-chip generated stable temperature reference voltage (1.32 V), available at the $R_{\text{ext}}$ pin, is dropped across an external resistor (10 $k\Omega$ ) to form a global reference current for the write and the MR bias currents. The MR bias current DACs are programmed through the serial interface according to the following formula $$I_{MR} \, = \, \frac{10 \, k\Omega}{2 \cdot R_{ext}} \, (10 + 16 \cdot d4 + 8 \cdot d3 + 4 \cdot d2 + 2 \cdot d1 + d0)$$ (in mA), where d4 to d0 are bits (either logic 0 or logic 1). At power-up, all bits are set to logic 0, which results in a default MR current of 5 mA. The adjustable range of the MR currents is 5 mA to 20.5 mA. The MR bias currents are equal for the two stripes of each head. The gain amplifier is 1-bit programmable. The amplifier gain can be set to its nominal value or to the nominal value +3 dB. #### 8.2 Write mode To minimize power dissipation, the read circuitry may be disabled in write mode. The write circuitry is disabled in read, sleep and standby modes. In write mode, a programmable current is forced through the selected two terminals inductive write head. The push-pull output drivers yield near rail-to-rail voltage swing for fast current polarity switching. The differential write data input WDIx – WDIy is PECL (Positive Emitter Coupled Logic) compatible. The write data flip-flop can either be used or passed-by. In the case that the write data flip-flop is used, current polarity is toggled at the falling edges of the $V_{\text{data}} = V_{\text{WDIx}} - V_{\text{WDIy}}.$ Switching to Write Mode initializes the data flip-flop so that the write current flows in the write head from x to y. In the case that the write data flip-flop is not used, the signal polarity is non-inverting from x and y inputs to x and y outputs. The write current magnitude is controlled through on-chip DACs. The write current is defined as follows: $$I_{WR} \, = \, \frac{10 \, k\Omega}{R_{ext}} \, (20 + 16 \cdot d4 + 8 \cdot d3 + 4 \cdot d2 + 2 \cdot d1 + d0)$$ (in mA) where d4 to d0 are bits (either logic 0 or logic 1). The adjustable range of the write current is 20 mA to 51 mA. At power-up, the default values d4 = d3 = d2 = d1 = d0 = logic 0 are initialized, corresponding to $I_{WR}$ = 20 mA. $I_{WR}$ is the current provided by the write drivers: the current in the write coil and in the damping resistor together. The static current in the write coil is $$\frac{I_{WR}}{1 + \frac{R_h}{R_d}},$$ where $R_h$ is the resistance of the coil including leads and $R_d$ is the damping resistor. ### 8.3 Sleep mode In sleep mode, the device is accessible via the serial interface. All circuits are inactive, except the circuits of the CMOS serial interface and the circuit which forces the data registers to their default values at power-up and which fixes the DC level of RDx - RDy (required when operating with more than one amplifier). Typical static current consumption is $-30~\mu\text{A}$ . Dynamic current consumption during operation of the serial interface in the sleep mode and owing to external activity at the inputs to the serial interface is not included. In all modes including the sleep mode, data registers can be programmed. Sleep is the default mode at power-up. Switching to other modes takes less than 0.1 ms. ### Pre-amplifier for Hard Disk Drive (HDD) with MR-read/inductive write heads TDA5153 ### 8.4 Standby mode The circuit can be put in standby mode using the serial interface. In standby mode, typical DC current consumption is 330 $\mu A$ . Transients from standby mode to active mode are two orders of magnitude shorter than from sleep mode to active mode. This is important in the case of cylinder mode operation with multiple amplifiers. All amplifiers can operate from standby mode and all head switch times can be kept just as short as in the case of operation with a single amplifier. Head switching times are summarized in the switching characteristics. ### 8.5 Active mode Active mode is either read mode or write mode depending on the $R/\overline{W}$ pin. ### 8.6 Bi-directional serial interface The serial interface is used for programming of the device and for reading of status information. 16 bits (8 bits for data and 8 for address) are used to program the device. The serial interface requires 3 pins: SDATA, SCLK and SEN. These pins (and $R/\overline{W}$ ) are CMOS inputs. The logic input $R/\overline{W}$ has an internal 20 $k\Omega$ pull-up resistor and the SEN logic input has an internal 20 $k\Omega$ pull-down resistor. Thus, in case the SEN line is opened, no data will be registered and in case the $R/\overline{W}$ line is opened, the device will never be in write mode. SDATA: serial data; bi-directional data interface. In all circumstances, **the LSB is transmitted first**. SCLK: serial clock; 25 MHz clock frequency. SEN: serial enable; data transfer takes place when SEN is HIGH. When SEN is LOW, data and clock signals are prohibited from entering the circuit. Three phases in the communication are distinguishable: addressing, programming and reading. Each communication sequence starts with an addressing phase, followed by either a programming phase or a reading phase. ### 8.7 Addressing When SEN goes HIGH, bits are latched in at rising edges of SCLK. The first eight bits a7 to a0, starting with a0, are shifted serially into an address register. If SEN goes LOW before 16 bits have been received, the operation is ignored. When more than 16 bits (address and data) are latched in before SEN goes LOW, the first 8 bits are interpreted as an address and the last 8 bits as data. SEN should go HIGH at least 5 ns before the first rising edge of SCLK. Data should be valid at least 5 ns before and after a rising edge of SCLK. The bits a7 to a4 constitute the register address. To validate the communication with the preamplifier, bits a1, a2 and a3 have to be programmed as (1, 0, 0). If bit a0 = logic 0, a programming sequence starts. If bit a0 = logic 1, reading data from the pre-amplifier can start. ### 8.8 Programming data If a0 = logic 0, the last eight bits d7 to d0 before SEN goes LOW are shifted into an input register. Bits d6 and d7 are don't care. When SEN goes LOW, the communication sequence is ended and the data in the input register is copied in parallel to the data register that corresponds to the decoded address a7 to a4. SEN should go LOW at least 5 ns after the last rising edge of SCLK. ### 8.9 Reading data Immediately after the IC detects that a0 = logic 1, data from the data register (address a7 to a4) is copied in parallel to the input register. Two wait clock cycles must follow before the controller can start inputting data. At the first falling edge of SCLK after the 2 wait rising edges of SCLK, the LSB d0 is placed on SDATA line followed by d1 at the next falling edge of SCLK etc. If SEN goes LOW before 8 address bits (a7 to a0) have been detected, the communication is ignored. TDA5153 ### Pre-amplifier for Hard Disk Drive (HDD) with MR-read/inductive write heads TDA5153 ### 8.10 Operation of the serial interface #### 8.10.1 CONFIGURATION d0 By default (d0 = logic 0), write data passes from the write data input via the data flip-flop to the write driver. The write driver toggles the current in the head at the falling edges of $$V_{data} = \frac{V_{WDIx} - V_{WDIy}}{2}$$ When d0 = logic 1, the flip-flop is not used. The signal polarity is non-inverting from WDIx and WDIy to Wx and Wy. d1 By default (d1 = logic 0) the pre-amplifier senses PECL write signals at WDIx and WDIy. **d1 should remain logic 0**. d2 By default, (d2 = logic 0) the write current is inhibited under low supply voltage conditions. The write current inhibit is made inactive by programming d2 to logic 1. d3 By default (d3 = logic 0), in write mode low supply voltage, open head, and other conditions are monitored and flagged at HUS. If d3 = logic 1, HUS is LOW in write mode and HIGH in read mode. d4 The amplifier read gain may be programmed in the configuration register. By default (d4 = logic 0), the read gain is typically 160 with $R_{MR}$ = 28 $\Omega$ . If d4 = logic 1, the read amplifier typical gain is 3 dB higher (i.e. 226 if $R_{MR}$ = 28 $\Omega$ ). d5 In order to minimize the write-to-read recovery times, the first stage of the read amplifier may be kept biased during write mode. By default, (d5 = logic 0) the read amplifier is powered-down during write mode, and the fast settling procedure is activated after write-to-read switching. If d5 = logic 1 the read amplifier is kept biased during write mode, and the fast settling procedure still occurs if the head is changed or the MR current is re-programmed. ### 8.10.2 POWER CONTROL By default d0 = d1 = logic 0, the pre-amplifier powers-up in sleep mode. If d1 = logic 0, d0 = logic 1 or d1 = logic 1, d0 = logic 0 the circuit goes in standby mode. If d1 = d0 = logic 1, the circuit goes in active mode, (read or write mode depending on the R/W input). ### 8.10.3 HEAD SELECT d2, d1 and d0 are used to select head H0 to H5 for the 6 channel version and to select head H1 to H4 for the 4 channel version. #### 8.10.4 SERVO WRITE The circuit is prepared for servo writing. However, the chip will not be guaranteed. 8.10.5 TEST d2 = d1 = d0 = logic 0. The circuit is not in test mode. This is the default situation. ### 8.10.5.1 MR head test d2 = logic 0, d1 = logic 0, d0 = logic 1. In read mode, the voltages at Rx and Ry (at the top of the MR elements) of the selected head are fed to RDx and RDy outputs. By measuring the output voltages single-ended at two different $I_{MR}$ currents, the MR resistance can be accurately measured according to the following formula: $$R_{MRx} = \frac{V_{RDx1} - V_{RDx2}}{I_{MRx1} - I_{MRx2}} \ \, \text{for the x side for instance}.$$ Open head and head short-circuited to ground conditions can therefore be detected. d2 = logic 0, d1 = logic 1, d0 = logic 0. Same as before, with the difference that $I_{MR2}$ is fixed to a minimum constant value of 5 mA. Measuring in the same way as above with $I_{MR1} > 5$ mA, enables the detection of MR elements connected together. ### 8.10.5.2 Temperature monitor d2 = logic 0, d1 = logic 1, d0 = logic 1. The temperature monitor voltages are connected to RDx and RDy. The output differential voltage depends on the temperature according to: dV = $-0.00364 \times T + 1.7$ , $0 < T < 140\ ^{\circ}C$ The temperature may be measured with a typical precision of 5 $^{\circ}C$ . TDA5153 ### 8.10.5.3 Thermal asperity detector d2 = logic 1, d1 = don't care, d0 = either logic or 1. Unlike the above tests, the thermal asperity detection does not use the RDx to RDy outputs. Thus, the reader is fully operational. In case a thermal asperity is detected, it is flagged at the HUS pin. The threshold voltage for the thermal asperity detection is 2-bit programmable. These 2 bits consist of d0 (LSB) of the test mode register (address = 0XXX0110), as the MSB, and b2 of the compensation register (address = 0XXX0111). $$V_{th} = \; (210 + 560 \cdot d0 + 280 \cdot b2) \;\; \mu V \; , \label{eq:Vth}$$ where d0 is d0 of test mode register and b2 is d2 of capacitor compensation register. ### 8.10.6 WRITE AMPLIFIER PROGRAMMABLE CAPACITORS By default (d2 = d1 = d0 = logic 0) the programmable capacitors are zero. These capacitors are used to improve the performance of the write amplifier according to the write amplifier output load. ### 8.10.7 HIGH FREQUENCY GAIN ATTENUATOR POLE REGISTER By default (d3 = d2 = d1 = d0 = logic 0), the high frequency gain attenuator is not active. The gain attenuator provides a pole which limits the bandwidth and reduces the high-frequency noise. The HF pole can be used in combination with the HF zero in order to boost the HF gain locally and yet limit the very high frequency noise enhancement. ### 8.10.8 HIGH FREQUENCY GAIN BOOST REGISTER By default (d3 = d2 = d1 = d0 = logic 0), the high frequency gain boost is not active. The gain boost provides a zero which allows to optimize the bandwidth of the read amplifier and to correct for attenuation caused by series inductances in the leads between the MR-heads and the read amplifier inputs. ### 8.10.9 SETTLE PULSE By default (d2 = d1 = d0 = logic 0) the settle pulse has a nominal duration of 3 $\mu$ s. Its value can be programmed from 2.125 $\mu$ s to 3 $\mu$ s according to the following formula: $$t_{st} \, = \, 2 \, + \frac{1}{(4 \cdot d2 + 2 \cdot d1 + 1 \cdot d0 + 1)} \ \mu s$$ ### 8.10.10 ADDRESS REGISTERS; note 1 | A7 | <b>A6</b> | <b>A5</b> | <b>A4</b> | А3 | A2 | <b>A</b> 1 | A0 | DESCRIPTION | | | | |----|-----------|-----------|-----------|----|----|------------|----|-------------------------------------------------------------------------------------------------|--|--|--| | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | configuration register: | | | | | | | | | | | | | d0 = 0: use data flip-flop; d0 = 1: by-pass data flip-flop | | | | | | | | | | | | | d1 = 0: the WDI inputs are PECL levels; d1 = 1: invalid | | | | | | | | | | | | | d2 = 0: write current inhibit active; d2 = 1: write current inhibit inactive | | | | | | | | | | | | | read mode: d3 = 0: HUS active; d3 = 1: HUS HIGH write mode: d3 = 0: HUS active; d3 = 1: HUS LOW | | | | | | | | | | | | | d4 = 0: read gain nominal; d4 = 1: read gain nominal + 3 dB | | | | | | | | | | | | | d5 = 0: read amplifier OFF during write mode; d5 = 1: read amplifier ON during write mode | | | | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | power control register: | | | | | | | | | | | | | (d1, d0) = (0, 0): sleep mode | | | | | | | | | | | | | (d1, d0) = (1, 0) or (0, 1): standby mode | | | | | | | | | | | | | (d1, d0) = (1, 1): active mode (write or read) | | | | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | head select register: | | | | | | | | | | | | | 6 channels: (d2,d1,d0) = (0,0,0) to (1,0,1): H0 to H5 | | | | | | | | | | | | | 4 channels: (d2,d1,d0) = (0, 0, 1) to (1, 0, 0): H1 to H4 | | | | TDA5153 | A7 | <b>A6</b> | <b>A5</b> | <b>A4</b> | А3 | A2 | <b>A</b> 1 | Α0 | DESCRIPTION | |----|-----------|-----------|-----------|----|----|------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | MR current DAC register: | | | | | | | | | | $I_{MR} = 0.5 \times \bigg( \frac{10 k\Omega}{R_{ext}} \bigg) \times (10 + 16 \cdot d4 + 8 \cdot d3 + 4 \cdot d2 + 2 \cdot d1 + 1 \cdot d0) \ mA$ | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | write current DAC register: | | | | | | | | | | $I_{WR} = \left(\frac{10 \ k\Omega}{R_{ext}}\right) \times \left(20 + 16 \cdot d4 + 8 \cdot d3 + 4 \cdot d2 + 2 \cdot d1 + 1 \cdot d0\right) \ mA$ | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | servo write register: | | | | | | | | | | (d0, d1) = (0, 0) = one head | | | | | | | | | | (d0, d1) = (1, 1) = all heads | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | test mode register: | | | | | | | | | | (d2,d1,d0) = (0,0,0) = not in test mode | | | | | | | | | | (d2,d1,d0) = (0,0,1) = read head test (IMR1 = IMR2) | | | | | | | | | | $(d2,d1,d0) = (0,1,0) = \text{read head test } (I_{MR2} = 5 \text{ mA fixed})$ | | | | | | | | | | (d2,d1,d0) = (0,1,1) = temperature monitor | | | | | | | | | | (d2,d1,d0) = (1, X, d0) = thermal asperity detection | | | | | | | | | | $V_{th} = (210 + 560 \cdot d0 + 280 \cdot b2) \mu V$ , see note 2 | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | compensation capacitor register: | | | | | | | | | | equivalent differential capacitance: $(4 \cdot d2 + 2 \cdot d1 + 1 \cdot d0) \times 2 \text{ pF}$ | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | high frequency gain attenuator register: | | | | | | | | | | nominal pole frequency: $\frac{800 \text{ MHz}}{8 \cdot d3 + 4 \cdot d2 + 2 \cdot d1 + 1 \cdot d0}$ | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | high-frequency gain boost register: | | | | | | | | | | nominal zero frequency: $\frac{800 \text{ MHz}}{8 \cdot d3 + 4 \cdot d2 + 2 \cdot d1 + 1 \cdot d0}$ | | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | settle time register: | | | | | | | | | | settle time: $t_{st} = 2 + \frac{1}{(4 \cdot d2 + 2 \cdot d1 + 1 \cdot d0 + 1)} \mu s$ | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | chip ID register: | | | | | | | | | | $ID = 8\cdot d3 + 4\cdot d2 + 2\cdot d1 + 1\cdot d0 \text{ , } d3 \text{ to } d0 \text{ are preset to } (0,0,1,1)$ | | a7 | а6 | a5 | a4 | 0 | 0 | 1 | 1 | when a0 = 1, data from the register with address a7 to a4 is read out on SDATA | ### **Notes** - 1. Not used bits in the registers (indicated by X) are don't care. Default data, initialized at power-up, is zero in all registers. For $V_{CC}$ < 2.5 V, the register contents are not guaranteed. - 2. $V_{th}$ programming uses both test mode register and compensation capacitor register. d0 in the formula above is the LSB of the test mode register and b2 is the data bit d2 of the compensation register. ### Pre-amplifier for Hard Disk Drive (HDD) with MR-read/inductive write heads TDA5153 ### 8.11 Head unsafe The HUS pin is an open-collector output. Consequently, when the pin is not connected to an external pull-up resistor, HUS is LOW. HUS pins can be connected together in case of operation with more than one amplifier. It is used to detect abnormal/unexpected operation. **Sleep mode:** HUS is HIGH, to permit working with more than one amplifier. **Standby mode:** HUS is HIGH, to permit working with more than one amplifier. ### Read mode: - if in the configuration register d3 = 1, HUS is HIGH - if in the configuration register d3 = 0, HUS goes LOW for: - R<sub>ext</sub> pin open, short-circuited to ground or to V<sub>CC</sub> (read current too low or too high) - Low $V_{CC}$ and $V_{CC(WD)}$ conditions. A low supply voltage detector is placed close to the $V_{CC}$ and $V_{CC(WD)}$ pins. Detection of low V<sub>CC</sub> (main general supply): a V<sub>CC</sub> supply voltage below 4.0 V $\pm 5\%$ is flagged to the HUS pin. The voltage detection range is then 4.2 to 3.8 V with an hysteresis of 110 mV $\pm 10\%$ . Detection of low V<sub>CC(WD)</sub> (writer dedicated supply): a fault will be flagged at HUS pin if V<sub>CC(WD)</sub> drops 0.8 V $\pm 10\%$ below V<sub>CC</sub>. One must be aware that such a detection is only aimed to warn for a catastrophic situation. Indeed, V<sub>CC(WD)</sub> should never be below V<sub>CC</sub>. **Test mode:** HUS is HIGH except when the TAS detector is ON. If a thermal asperity is detected, HUS goes LOW. Servo write mode: HUS is LOW #### Write mode: - if in the configuration register d3 = 1, HUS is LOW - if in the configuration register d3 = 0, HUS goes HIGH for: the write current may be inhibited if d1 = 0 in the configuration register. - R<sub>ext</sub> pin open, short-circuited to ground or to V<sub>CC</sub> (write current too low or too high) - Write data input frequency too low (WDIx WDIy) - Write head Wx Wy open, Wx or Wy short-circuited to ground (switching to write mode makes HUS LOW; after the transient the HUS detection circuitry is activated; the target for the head-open detect time is 15 ns) - Write-head still left biased while not selected - Low V<sub>CC</sub> and V<sub>CC(WD)</sub> conditions (write current inhibit can be active or inactive). The same detector is used for read and write mode. HUS goes LOW again between 0.5 and 1 $\mu$ s after the last unsafe condition was detected. ### 8.12 HUS survey | | HU | DAT | DATA BIT D3 | | | |--------------|-------|----------------------------|-------------|--------|--| | MODE | | STATE | 0 | 1 | | | Sleep mode | _ | _ | HIGH | HIGH | | | Standby mode | _ | _ | HIGH | HIGH | | | | | Read mode | ACTIVE | HIGH | | | | Read | A-test mode <sup>(1)</sup> | HIGH | HIGH | | | A ativa mada | | TAS mode | ACTIVE | ACTIVE | | | Active mode | | Write mode | ACTIVE | LOW | | | | Write | A-test mode <sup>(1)</sup> | HIGH | HIGH | | | | | Servo mode <sup>(2)</sup> | LOW | LOW | | ### **Notes** - 1. HUS survey: A-test mode = analog test mode. - In servo mode, the performance of the IC is not guaranteed. # Pre-amplifier for Hard Disk Drive (HDD) with MR-read/inductive write heads TDA5153 ### 9 LIMITING VALUES In accordance with the Absolute Maximum Rating System (IEC 134). | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | |---------------------|----------------------------------------------------------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | supply voltage | -0.5 | +6.0 | V | | V <sub>CC(WD)</sub> | write driver supply voltage | -0.5 | +9.5 | V | | V <sub>IL</sub> | LOW level digital input voltage | -0.5 | +5.5 | V | | V <sub>IH</sub> | HIGH level digital input voltage | -0.5 | +5.5 | V | | V <sub>n1</sub> | voltage on all pins except $V_{CC}$ , read inputs nRx, nRy and write outputs nWx, nWy (n = 0 to 9) | -0.5 | +5.5 | V | | | but not higher than | _ | V <sub>CC</sub> + 0.5 | V | | V <sub>n2</sub> | voltage on write driver outputs nWx, nWy | -0.5 | +8.8 | V | | | but not higher than | _ | $V_{CC(WD)} + 0.8$ | V | | V <sub>n3</sub> | voltage on read inputs nRx, nRy | -0.5 | 1 | ٧ | | I <sub>nGND</sub> | current through pins nGND | _ | 0.1 | Α | | T <sub>stg</sub> | storage temperature | -65 | +150 | °C | | Tj | junction temperature | _ | 150 | °C | ### 10 HANDLING Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS device. ### 11 THERMAL CHARACTERISTICS | SYMBOL | PARAMETER | CONDITION | VALUE | UNIT | |---------------------|---------------------------------------------|-------------|------------|------| | R <sub>th j-a</sub> | thermal resistance from junction to ambient | | | | | | TDA5153AG, TDA5153BG | in free air | 70 | K/W | | | TDA5153X | | see note 1 | | ### Note 1. The TDA5153X is shipped in naked dies. The thermal resistance depends on the flex used. TDA5153 ### 12 RECOMMENDED OPERATION CONDITIONS | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP | MAX. | UNIT | |----------------------------|--------------------------------------------------------|-------------------------------------|-----------------|------|-----------------|------| | V <sub>CC</sub> | supply voltage range | note 1 | 4.5 | _ | 5.5 | V | | V <sub>CC(WD)</sub> | write driver supply voltage | note 2 | V <sub>CC</sub> | _ | 8.8 | V | | V <sub>IH</sub> | HIGH level input voltage (CMOS) | | 3.5 | _ | V <sub>CC</sub> | V | | V <sub>IL</sub> | LOW level input voltage (CMOS) | | 0 | _ | 0.8 | V | | V <sub>i(dif)(p-p)</sub> | differential input voltage<br>(peak-to-peak value) | note 3 | 0.4 | 0.7 | 1.5 | V | | V <sub>IH(PECL)</sub> | HIGH level PECL input voltage | note 3 | 1.5 | 2.85 | V <sub>CC</sub> | V | | V <sub>IL(PECL)</sub> | LOW level PECL input voltage | note 3 | _ | 2.15 | _ | V | | T <sub>amb</sub> | ambient temperature | | 0 | _ | 70 | °C | | Tj | junction temperature | reading | _ | _ | 110 | °C | | | | writing (V <sub>CC(WD)</sub> = 8 V) | _ | _ | 130 | °C | | R <sub>MR</sub> | MR element resistance | | 15 | 28 | 34 | Ω | | $\Delta R_{MR}$ | R <sub>MR</sub> mismatch | note 4 | _ | _ | 4 | Ω | | L <sub>I(tot)</sub> | total lead inductance to the head | in each lead; note 5 | _ | 35 | _ | nH | | R <sub>I(tot)</sub> | total lead resistance to the head | in each lead; note 5 | _ | 1.5 | _ | Ω | | $V_{MR}$ | voltage on top of MR elements | note 6 | _ | _ | 0.5 | V | | V <sub>sig(dif)(p-p)</sub> | differential MR head input signal (peak-to-peak value) | | 0.4 | 1 | 2 | mV | | L <sub>wh</sub> | write head inductance | including lead; note 5 | _ | 0.15 | _ | μН | | R <sub>wh</sub> | write head resistance | including lead; note 5 | _ | 10 | _ | Ω | | C <sub>wh</sub> | write head capacitance | including lead; note 5 | _ | 5 | _ | pF | | R <sub>ext</sub> | external reference resistor | $I_{ref} = \frac{V_{ref}}{R_{ext}}$ | _ | 10 | _ | kΩ | ### **Notes** - 1. A supply by-pass capacitor from V<sub>CC</sub> to ground or a low-pass filter may be used to optimize the PSRR. - The supply voltage V<sub>CC(WD)</sub> must never be below V<sub>CC</sub> in normal mode, and two diode voltages above V<sub>CC</sub> in servo mode. - 4. The mismatch refers to the resistance of the two stripes of the same head. This is defined as follows: $\Delta R_{MR} = |R_{MR1} R_{MR2}|$ - 5. These parameters depend on the head model. The values given are those used for testing. - 6. The combination of maximum head resistance, lead resistance and bias current is not permitted. To avoid voltage break-through between heads and disk, the voltage over the MR elements is limited by two diodes. TDA5153 ### 13 CHARACTERISTICS $V_{CC}$ = 5.0 V; $V_{CC(WD)}$ = 8 V; $V_{GND}$ = 0 V; $T_{amb}$ = 25 $^{\circ}C$ ; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------|------|------|--------| | Read chara | cteristics | | ' | • | 1 | ' | | I <sub>MR</sub> | MR current adjust range | $R_{\text{ext}} = 10 \text{ k}\Omega$ ; 0.5 mA steps | 5 | _ | 20.5 | mA | | $\Delta I_{MR}$ | tolerance (excluding R <sub>ext</sub> ) | | _ | ±4 | _ | % | | | I <sub>MR</sub> - I <sub>MR(PR)</sub> | | | | | | | | I <sub>MR(PR)</sub> | | | | | | | | with $I_{MR(PR)} = 10 \text{ mA}$ | | | | | | | G <sub>v(dif)</sub> | differential voltage gain; note 1 | from head inputs to RDx, RDy; | | | | | | | | $R_{MR} = 28 \Omega; I_{MR} = 10 \text{ mA};$ | | | | | | | | f = 20 MHz; | | 400 | | | | | | d4 = 0 | - | 160 | - | | | D. | | d4 = 1 | - | 226 | _ | | | R <sub>i(dif)</sub> | differential input resistance | I <sub>MR</sub> = 10 mA | - | 13 | _ | Ω | | C <sub>i(dif)</sub> | differential input capacitance | | - | 16 | _ | pF | | THD | total harmonic distortion | | - | 1 | - | % | | B <sub>L</sub> | signal gain pass band edge; note 2 | -3 dB | - | - | 100 | kHz | | B <sub>H</sub> | signal gain pass band edge without gain boost; note 2 | -3 dB (4 nH lead inductance) | - | 220 | _ | MHz | | | | -3 dB (50 nH lead inductance) | - | 170 | - | MHz | | F | noise figure; note 3 | $R_{MR} = 28 \Omega; I_{MR} = 10 mA;$<br>$T_{amb} = 25 °C; f = 20 MHz$ | _ | 3.0 | 3.2 | dB | | $V_{nir}$ | input referred noise voltage; note 3 | $R_{MR}$ = 28 $\Omega$ ; $I_{MR}$ = 10mA;<br>$T_{amb}$ = 25 °C; f = 20 MHz | _ | 0.9 | 1.0 | nV/√Hz | | $f_{B(L)}$ | +3 dB noise low corner frequency | $R_{MR}$ = 28 $\Omega$ ; $I_{MR}$ = 10 mA; $T_{amb}$ = 25 °C; no lead inductance | _ | | 400 | kHz | | f <sub>B(H)</sub> | +3 dB noise upper corner frequency | $R_{MR}$ = 28 $\Omega$ ; $I_{MR}$ = 10 mA; $T_{amb}$ = 25 °C; no lead inductance | _ | 220 | | MHz | | $\alpha_{ t CS}$ | channel separation; note 4 | unselected head | _ | 50 | | dB | | PSRR | power supply rejection ratio; note 5 | f < 1 MHz; I <sub>MR</sub> = 10 mA | _ | 80 | | dB | | | | f < 100 MHz; I <sub>MR</sub> = 10 mA | _ | 50 | | dB | | CMRR | common mode rejection ratio;<br>note 5 | from nRx – nRy to RDx – RDy;<br>R <sub>MR</sub> mismatch < 5%;<br>I <sub>MR</sub> = 10 mA; | | | | | | | | f < 1 MHz | _ | 45 | | dB | | | | f < 100 MHz | _ | 25 | | dB | | DR | rejection of SCLK and SDATA; note 6 | from SCLK, SDATA inputs to<br>the RDx – RDy outputs; note 7 | _ | 50 | | dB | | $V_{O(R)(dif)}$ | output DC offset voltage in read mode (differential after DC settling) | DC voltage between RDx – RDy (in read mode) | _ | _ | ±0.2 | V | | Z <sub>o(R)</sub> | output impedance in read mode | single ended | _ | 16 | _ | Ω | TDA5153 | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|--| | I <sub>o(max)(dif)</sub> | maximum differential output current | | _ | 4 | _ | mA | | | V <sub>o(cm)</sub> | common mode output voltage in read mode | RDx, RDy | 1.0 | 1.5 | 2.0 | V | | | $\frac{\Delta V_{ocm}}{\Delta V_{CC}}$ | common mode DC supply rejection in read mode | | _ | 20 | _ | dB | | | $Z_{o(n)(dif)}$ | differential output impedance in other modes (write, standby, sleep) | | _ | 50 | _ | kΩ | | | Write chara | ecteristics | | | | 1 | | | | I <sub>WR</sub> | write current adjust range (in the write drivers) | $R_{\text{ext}}$ = 10 k $\Omega$ ; 1 mA steps | 20 | 35 | 51 | mA | | | $\Delta I_{WR}$ | tolerance (excluding R <sub>ext</sub> ); $\frac{I_{WR} - I_{RW (PR)}}{I_{RW (PR)}}$ | I <sub>WR(PR)</sub> = 35 mA | _ | ±7 | _ | % | | | V <sub>s(max)(p-p)</sub> | maximum voltage swing | V <sub>CC(WD)</sub> = 5 V | _ | _ | 8 | V | | | | (peak-to-peak value) | V <sub>CC(WD)</sub> = 8 V (differential) | _ | _ | 13 | V | | | R <sub>o(dif)</sub> | differential output resistance | | _ | 200 | _ | Ω | | | t <sub>r</sub> , t <sub>f</sub> | write current rise/fall time without flip-flop (10% to 90%); note 8 | $\begin{split} &V_{CC(WD)}=8 \text{ V; L}_h=150 \text{ nH,} \\ &R_h=10 \Omega; I_{WR}=35 \text{ mA;} \\ &f=20 \text{ MHz} \end{split}$ | - | _ | 1.8 | ns | | | t <sub>as</sub> | write current asymmetry; note 9 | percentage of t <sub>r</sub> /t <sub>f</sub> (t <sub>r</sub> , t <sub>f</sub> and logic asymmetry) | - | - | 5 | % | | | t <sub>pd</sub> | propagation delay 50% of (WDIx/WDIy) to 50% of (Wx, Wy) | write head short circuited; data flip-flop by passed | _ | _ | 5 | ns | | | $\alpha_{\text{CS}}$ | channel separation | unselected head | - | 45 | _ | dB | | | Switching of | characteristics | | | | | | | | f <sub>SCLK</sub> | serial interface clock rate | | _ | T- | 25 | MHz | | | $\Delta V_{o(cm)}$ | output common mode DC voltage change from Read to Write modes | I <sub>MR</sub> = 10 mA; I <sub>WR</sub> = 35 mA | _ | 200 | _ | mV | | | t <sub>rec(W-R)</sub> | write to read recovery time (AC and DC settling); note 10 | from 50% of the rising edge of R/W to steady state read-back signal: AC and DC settling at 90% (without load at RDx – RDy) | | | | | | | | | read amplifier OFF: d5 = 0 | _ | 3 | 4.5 | μs | | | | | read amplifier ON: d5 = 1 | _ | 100 | 150 | μs | | | $t_{sw(R)}$ | head switching (in read mode),<br>standby to read active and MR<br>current change recovery time;<br>(AC and DC settling); note 11 | from falling edge of SEN to<br>steady state read-back signal;<br>(without load at RDx – RDy) | | 3 | 4.5 | μs | | | $t_{\text{off}(R)}$ | read amplifier off time | from falling edge of R/W to read head inactive | _ | - | 50 | ns | | TDA5153 | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|-------|------|------| | t <sub>st(W)</sub> | write settle times; note 12 | from 50% of the falling edge of R/W to 90% of the steady state write current (in Write Mode) | _ | _ | 70 | ns | | t <sub>off(W)</sub> | write amplifier off time | from rising edge of R/W to $I_{WR}$ -programmed /10 ( $I_{WR}$ = 35 mA) | _ | _ | 50 | ns | | t <sub>sw(W)</sub> | head switching (in write mode), and standby to write head active | from falling edge of SEN to write head active | _ | 50 | 70 | ns | | t <sub>sw(S)</sub> | sleep to (and from) any other modes | | _ | _ | 100 | μs | | DC charact | eristics | | | | | | | I <sub>CC(R)</sub> | supply current; note 13 | read mode; I <sub>MR</sub> = 10 mA | _ | 72 | 80 | mA | | I <sub>CC(W)</sub> | supply current; note 14 | write mode; I <sub>WR</sub> = 35 mA | | | | | | | | from V <sub>CC</sub> (5 V) | _ | 33 | 41 | mA | | | | from V <sub>CC(WD)</sub> (5 to 8 V) | _ | 54 | 61 | mA | | I <sub>DD(stb)</sub> | standby mode supply current | | _ | 0.25 | 1 | mA | | I <sub>DD(S)</sub> | sleep mode supply current | static | _ | 0.025 | _ | mA | | V <sub>ref</sub> | reference voltage for R <sub>ext</sub> | | _ | 1.32 | _ | V | ### Notes to the characteristics - The differential voltage gain depends on the MR resistance. It can be improved by programming the d4 bit in the configuration register using the serial interface. - 2. The gain boost implements a pole-zero combination: The +3 dB gain boost corner frequency is $$\frac{800 \text{ MHz}}{(8 \cdot d3 + 4 \cdot d2 + 2 \cdot d1 + 1 \cdot d0)}$$ The -3 dB gain attenuation corner frequency is $$\frac{800 \text{ MHz}}{(8 \cdot d3 + 4 \cdot d2 + 2 \cdot d1 + 1 \cdot d0)}$$ where d3, d2, d1, d0 are bits (0, 1) to be programmed via the Serial Interface. In practical use, the bandwidth is limited by the inductance of the connection between the MR heads and the pre-amplifier. #### 3. Noise calculation a) Definitions: The amplifier has a low-ohmic input. No lead resistance is taken into account. The input referred noise voltage, excluding the noise of the MR resistors, is defined as follows: $$V_{nir}^{2} = \left(\frac{V_{no}}{G_{v}}\right)^{2} - 4kT \times \left(R_{MR1} + R_{MR2}\right) V$$ where $G_{v}$ is the voltage gain and $V_{no}$ is the noise voltage at the output of the amplifier, k is the Boltzmann constant and T is the temperature in K. The noise figure is defined as follows: $$F = 10 \times \left( log \frac{\left(\frac{V_{no}}{G_v}\right)^2}{4kT \times (R_{MR1} + R_{MR2})} \right) dB$$ in 1 Hz bandwidth. Note that $R_{MR}$ includes all resistances between Rx or Ry to ground. - b) Noise figure versus I<sub>MR</sub> and R<sub>MR</sub>: Table 1 shows the variation of the noise figure with I<sub>MR</sub> (mA) and R<sub>MR</sub> ( $\Omega$ ). - c) Input noise voltage consideration: the input referred noise voltage calculation can significantly be different (from 1.0 to 0.44 nV/ $\sqrt{\text{Hz}}$ for instance) by taking into account an equivalent signal-to-noise ratio when using two MR stripes (28 $\Omega$ for each stripe) or one MR stripes (42 W). It assumes that the signal coming from the head is larger for a dual stripe head than for a single stripe head (50% extra signal for dual stripe head). - 4. The channel separation is defined by the ratio of the gain response of the amplifier using the selected head H(n) to the gain response of the amplifier using the adjacent head $H(n \pm 1)$ , Head H(n) being selected. Pre-amplifier for Hard Disk Drive (HDD) ### Preliminary specification 5. The PSRR (in dB) is defined as input referred ratio: with MR-read/inductive write heads $$PSRR = 20 \times log \left( \frac{G_{v}}{G_{p}} \right)$$ Where G<sub>v</sub> is the differential input to differential output gain, and Gp is the power supply to differential output gain. The CMRR (in dB) is defined as input referred ratio: CMRR = $$20 \times log \left( \frac{G_v}{G_{cm}} \right)$$ where $\boldsymbol{G}_{\boldsymbol{v}}$ is the differential input to differential output gain and G<sub>cm</sub> is the common mode input to differential output gain. Flex and board lay-out may affect significantly these parameters. - 6. This refers to the crosstalk from SCLK and SDATA inputs via the read inputs to RDx - RDy. Two cases can be distinguished: - a) With SEN LOW, SCLK and SDATA are prohibited from entering the device and crosstalk is low. - b) Programming via the serial interface is done with SEN HIGH. Then crosstalk can occur. A careful design of the board or flex-foil is required in order not to get crosstalk via this path. - 7. A 200 mV peak-to-peak signal is applied to SCLK or SDATA inputs at 25 MHz, and measurement is performed at RDx - RDy. 8. The rise and fall times depend on the write amplifier-write head combination. Lh and Rh represent the components on the evaluation board. Parasitic capacitances also limit the performance. TDA5153 - 9. The write current rise/fall time asymmetry is defined by - 10. Write-to-read recovery time includes the write mode to read mode switching using the R/W pin on the same head (see Fig.6). The AC signal reaches its full amplitude few tenth of ns after appearing at the reader RDx and RDy outputs. - 11. In read mode, the head switching, standby to read active switching and changing MR current include fast current settling (see Fig.7). Same note regarding the AC signals at the reader outputs as above. - 12. Write settle time includes read mode to write mode switching using the $R/\overline{W}$ pin. - 13. The typical supply current in read mode depends on the bias current for the MR element. - 14. The typical supply current in write mode also depends on the write current. Table 1 Noise figure | P (O) | F (dB) | | | | | | | | |-----------------------|------------------------|-------------------------|-------------------------|--|--|--|--|--| | $R_{MR}$ ( $\Omega$ ) | I <sub>MR</sub> = 7 mA | I <sub>MR</sub> = 10 mA | I <sub>MR</sub> = 15 mA | | | | | | | 20 | 2.7 | 2.9 | 3.1 | | | | | | | 25 | 2.8 | 3.0 | 3.3 | | | | | | | 30 | 2.9 | 3.1 | 3.5 | | | | | | 1997 Jul 02 22 TDA5153 TDA5153 ### 14 PACKAGE OUTLINE LQFP48: plastic low profile quad flat package; 48 leads; body 7 x 7 x 1.4 mm SOT313-2 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | H <sub>D</sub> | HE | L | Lp | Q | v | w | у | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|--------------|-----|------|-----|-------------------------------|-------------------------------|----------| | mm | 1.60 | 0.20<br>0.05 | 1.45<br>1.35 | 0.25 | 0.27<br>0.17 | 0.18<br>0.12 | 7.1<br>6.9 | 7.1<br>6.9 | 0.5 | 9.15<br>8.85 | 9.15<br>8.85 | 1.0 | 0.75<br>0.45 | 0.69<br>0.59 | 0.2 | 0.12 | 0.1 | 0.95<br>0.55 | 0.95<br>0.55 | 7°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | | EUROPEAN ISSUE DAT | | | | |----------|-----|-------|-------|--|--------------------|---------------------------------|--|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | | | SOT313-2 | | | | | | <del>93-06-15</del><br>94-12-19 | | | ### Pre-amplifier for Hard Disk Drive (HDD) with MR-read/inductive write heads TDA5153 ### 15 SOLDERING #### 15.1 Introduction There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used. This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011). ### 15.2 Reflow soldering Reflow soldering techniques are suitable for all LQFP packages. Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C. Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at $45 \,^{\circ}\text{C}$ . ### 15.3 Wave soldering Wave soldering is **not** recommended for LQFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices. If wave soldering cannot be avoided, the following conditions must be observed: - A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used. - The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners. Even with these conditions, do not consider wave soldering LQFP packages LQFP48 (SOT313-2), LQFP64 (SOT314-2) or LQFP80 (SOT315-1). During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. ### 15.4 Repairing soldered joints Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 $^{\circ}$ C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 $^{\circ}$ C. TDA5153 ### 16 DEFINITIONS | Data sheet status | | |---------------------------|---------------------------------------------------------------------------------------| | Objective specification | This data sheet contains target or goal specifications for product development. | | Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. | | Product specification | This data sheet contains final product specifications. | | Limiting values | | ### Limiting values Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. ### **Application information** Where application information is given, it is advisory and does not form part of the specification. ### 17 LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale. TDA5153 **NOTES** ### Philips Semiconductors – a worldwide company Argentina: see South America Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 1 60 101, Fax. +43 1 60 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 **Belgium:** see The Netherlands **Brazil:** see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. +45 32 88 2636, Fax. +45 31 57 0044 **Finland:** Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920 France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex, Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Shivsagar Estate, A Block, Dr. Annie Besant Rd. Worli, MUMBAI 400 018, Tel. +91 22 4938 541, Fax. +91 22 4938 722 Indonesia: see Singapore Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 **Japan:** Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381 Middle East: see Italy Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. +31 40 27 82785, Fax. +31 40 27 88399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +64 9 849 4160, Fax. +64 9 849 7811 **Norway:** Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341 **Philippines:** Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 **Poland:** Ul. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327 Portugal: see Spain Romania: see Italy Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919 Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Slovenia: see Italy South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. +27 11 470 5911, Fax. +27 11 470 5494 South America: Rua do Rocio 220, 5th floor, Suite 51, 04552-903 São Paulo, SÃO PAULO - SP, Brazil, Tel. +55 11 821 2333, FAx. +55 11 829 1849 **Spain:** Balmes 22, 08007 BARCELONA, Tel. +34 3 301 6312, Fax. +34 3 301 4107 Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 632 2000, Fax. +46 8 632 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2686, Fax. +41 1 481 7730 Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874 **Thailand:** PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793 Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. +90 212 279 2770, Fax. +90 212 282 6707 Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381 Uruguay: see South America Vietnam: see Singapore Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 625 344, Fax.+381 11 635 777 For all other countries apply to: Philips Semiconductors, Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825 Internet: http://www.semiconductors.philips.com © Philips Electronics N.V. 1997 SCA54 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Printed in The Netherlands 297027/25/01/nn28 ate of release: 1997 Jul 02 Document order number: 9397 750 01904 Let's make things better. Philips Semiconductors