### INTEGRATED CIRCUITS # DATA SHEET # **TDA4866**Full bridge current driven vertical deflection booster Product specification Supersedes data of 1999 Jun 14 File under Integrated Circuits, IC02 ### Full bridge current driven vertical deflection booster **TDA4866** #### **FEATURES** - · Fully integrated, few external components - No additional components in combination with the deflection controller TDA485x. TDA4841PS - Pre-amplifier with differential high CMRR current mode inputs - · Low offsets - · High linear sawtooth signal amplification - · High efficient DC-coupled vertical output bridge circuit - · Powerless vertical shift - High deflection frequency up to 160 Hz - Power supply and flyback supply voltage independent adjustable to optimize power consumption and flyback time - · Excellent transition behaviour during flyback - · Guard circuit for screen protection. #### **GENERAL DESCRIPTION** The TDA4866 is a power amplifier for use in 90 degree colour vertical deflection systems for frame frequencies of 50 to 160 Hz. The circuit provides a high CMRR current driven differential input. Due to the bridge configuration of the two output stages DC-coupling of the deflection coil is achieved. In conjunction with TDA485x, TDA4841PS the ICs offer an extremely advanced system solution. #### **QUICK REFERENCE DATA** | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------|------------------------------------------------------------|------------|------|------|------|------| | DC supply | ; note 1 | , | | | | , | | V <sub>P</sub> | supply voltage (pin 3) | | 8.2 | _ | 25 | V | | V <sub>FB</sub> | flyback supply voltage (pin 7) | note 2 | _ | _ | 60 | V | | Iq | quiescent current (pin 7) | | _ | 7 | 10 | mA | | Vertical ci | rcuit | | | | | | | I <sub>defl</sub> | deflection current (peak-to-peak value; pins 4 and 6) | | 0.6 | _ | 2 | Α | | I <sub>id</sub> | differential input current (peak-to-peak value) | note 3 | _ | ±500 | ±600 | μΑ | | Flyback ge | enerator | | | | | | | I <sub>FB</sub> | maximum current during flyback (peak-to-peak value; pin 7) | | - | _ | 2 | А | | Guard circ | :uit; note 1 | , | | | • | • | | V <sub>8</sub> | guard voltage | guard on | 7.5 | 8.5 | 10 | V | | I <sub>8</sub> | guard current | guard on | 5 | - | - | mA | ### Notes - 1. Voltages refer to pin 5 (GND). - 2. Up to 60 V $\geq$ V<sub>FB</sub> $\geq$ 40 V a decoupling capacitor C<sub>FB</sub> = 22 $\mu$ F (between pin 7 and pin 5) and a resistor R<sub>FB</sub> = 100 $\Omega$ (between pin 7 and V<sub>FB</sub>) are required (see Fig.7). - 3. Differential input current $I_{id} = I_1 I_2$ . ### Full bridge current driven vertical deflection booster **TDA4866** ### **ORDERING INFORMATION** | TYPE | | PACKAGE | | | | | |----------|-------|-------------------------------------------------------------------------------------|----------|--|--|--| | NUMBER | NAME | E DESCRIPTION | | | | | | TDA4866 | SIL9P | plastic single in-line power package; 9 leads | | | | | | TDA4866J | DBS9P | plastic DIL-bent-SIL power package; 9 leads (lead length 12/11 mm); exposed die pad | SOT523-1 | | | | ### **BLOCK DIAGRAM** ### **PINNING** | SYMBOL | PIN | DESCRIPTION | |----------------|-----|------------------------| | INA | 1 | input A | | INB | 2 | input B | | V <sub>P</sub> | 3 | supply voltage | | OUTB | 4 | output B | | GND | 5 | ground | | OUTA | 6 | output A | | $V_{FB}$ | 7 | flyback supply voltage | | GUARD | 8 | guard output | | FEEDB | 9 | feedback input | ### Full bridge current driven vertical deflection booster TDA4866 The TDA4866 consists of a differential input stage, two output stages, a flyback generator, a protection circuit for the output stages and a guard circuit. ### Differential input stage The differential input stage has a high CMRR differential current mode input (pins 1 and 2) that results in a high electro-magnetic immunity and is especially suitable for driver units with differential (e.g. TDA485x, TDA4841PS) and single ended current signals. Driver units with voltage outputs are simply applicable as well (e.g. two additional resistors are required). The differential input stage delivers the driver signals for the output stages. #### **Output stages** The two output stages are current driven in opposite phase and operate in combination with the deflection coil in a full bridge configuration. Therefore the TDA4866 requires no external coupling capacitor (e.g. 2200 $\mu F)$ and operates with one supply voltage $V_P$ and a separate adjustable flyback supply voltage $V_{FB}$ only. The deflection current through the coil ( $I_{defl}$ ) is measured with the resistor $R_m$ which produces a voltage drop ( $U_{rm}$ ) of: $U_{rm} \approx R_m \times I_{defl}.$ At the feedback input (pin 9) a part of $I_{defl}$ is fed back to the input stage. The feedback input has a current input characteristic which holds the differential voltage between pin 9 and the output pin 4 on zero. Therefore the feedback current (I<sub>9</sub>) through R<sub>ref</sub> is: $$I_{9} \approx \frac{R_{m}}{R_{ref}} \times I_{defl}$$ The input stage directly compares the driver currents into pins 1 and 2 with the feedback current $I_9$ . Any difference of this comparison leads to a more or less driver current for the output stages. The relation between the deflection current and the differential input current ( $I_{id}$ ) is: $$I_{id} = I_9 \approx \frac{R_m}{R_{ref}} \times I_{defl}$$ Due to the feedback loop gain ( $V_{U loop}$ ) and internal bondwire resistance ( $R_{bo}$ ) correction factors are required to determine the accurate value of $I_{defl}$ : $$I_{defl} = I_{id} \times \frac{R_{ref}}{R_m + R_{bo}} \times \left(1 - \frac{1}{V_{U loop}}\right)$$ with $$R_{bo} \approx 70 \text{ m}\Omega$$ and $\left(1 - \frac{1}{V_{U \text{ loop}}}\right) \approx 0.98$ for $I_{defl} = 0.7 A$ . The deflection current can be adjusted up to $\pm 1$ A by varying R<sub>ref</sub> when R<sub>m</sub> is fixed to 1 $\Omega$ . High bandwidth and excellent transition behaviour is achieved due to the transimpedance principle this circuit works with. ### Full bridge current driven vertical deflection booster TDA4866 ### Flyback generator During flyback the flyback generator supplies the output stage A with the flyback voltage. This makes it possible to optimize power consumption (supply voltage $V_P$ ) and flyback time (flyback voltage $V_{FB}$ ). Due to the absence of a decoupling capacitor the flyback voltage is fully available. In parallel with the deflection yoke and the damping resistor ( $R_p$ ) an additional RC combination ( $R_{SP}$ ; $C_{SP}$ ) is necessary to achieve an optimized flyback behaviour. #### **Protection** The output stages are protected against: - · Thermal overshoot - Short-circuit of the coil (pins 4 and 6). #### **Guard circuit** The internal guard circuit provides a blanking signal for the CRT. The guard signal is active HIGH: - · At thermal overshoot - · When feedback loop is out of range - · During flyback. The internal guard circuit will not be activated, if the input signals on pins 1 and 2 delivered from the driver circuit are out of range or at short-circuit of the coil (pins 4 and 6). For this reason an external guard circuit can be applied to detect failures of the deflection (see Fig.8). This circuit will be activated when flyback pulses are missing, which is the indication of any abnormal operation. #### LIMITING VALUES In accordance with the Absolute Maximum Rating System (IEC 60134); voltages referenced to pin 5 (GND); unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT | |---------------------------------|--------------------------------|------------|------|----------------------|------| | V <sub>P</sub> | supply voltage (pin 3) | | 0 | 30 | V | | V <sub>FB</sub> | flyback supply voltage (pin 7) | | 0 | 60 | V | | I <sub>FB</sub> | flyback supply current | | 0 | ±1.8 | А | | V <sub>1</sub> , V <sub>2</sub> | input voltage | | 0 | V <sub>P</sub> | V | | l <sub>1</sub> , l <sub>2</sub> | input current | | 0 | ±5 | mA | | V <sub>4</sub> , V <sub>6</sub> | output voltage | | 0 | V <sub>P</sub> | V | | I <sub>4</sub> , I <sub>6</sub> | output current | note 1 | 0 | ±1.8 | А | | V <sub>9</sub> | feedback voltage | | 0 | V <sub>P</sub> | V | | l <sub>9</sub> | feedback current | | 0 | ±5 | mA | | V <sub>8</sub> | guard voltage | note 2 | 0 | V <sub>P</sub> + 0.4 | V | | l <sub>8</sub> | guard current | | 0 | ±5 | mA | | T <sub>stg</sub> | storage temperature | | -20 | +150 | °C | | T <sub>amb</sub> | ambient temperature | | -20 | +75 | °C | | T <sub>j</sub> | junction temperature | note 3 | -20 | +150 | °C | | V <sub>es</sub> | electrostatic handling voltage | note 4 | -500 | +500 | V | ### Notes - 1. Maximum output currents I<sub>4</sub> and I<sub>6</sub> are limited by current protection. - 2. For $V_P > 13 \text{ V}$ the guard voltage $V_8$ is limited to 13 V. - 3. Internally limited by thermal protection; switching point ≥150 °C. - 4. Equivalent to discharging a 200 pF capacitor through a 0 $\Omega$ series resistor. ### Full bridge current driven vertical deflection booster **TDA4866** ### THERMAL CHARACTERISTICS | SYMBOL | SYMBOL PARAMETER | | VALUE | UNIT | |-----------------------|---------------------------------------------------|--------|-------|------| | R <sub>th(j-mb)</sub> | thermal resistance from junction to mounting base | | | | | | TDA4866 (SIL version) | | 4 | K/W | | | TDA4866J (DBS version) | note 1 | 4 | K/W | ### Note 1. To minimize the thermal resistance from mounting base to heatsink $[R_{th(mb-h)}]$ (DBS version) follow the recommended mounting instruction: screw mounting preferred; torque = 40 Ncm; use heatsink compound. ### **CHARACTERISTICS** $V_P = 15 \text{ V}$ ; $T_{amb} = 25 \,^{\circ}\text{C}$ ; $V_{FB} = 40 \,^{\circ}\text{V}$ ; voltages referenced to pin 5 (GND); parameters are measured in test circuit (see Fig.6); unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------|------|--------------------|------| | V <sub>P</sub> | supply voltage (pin 3) | | 8.2 | _ | 25 | V | | $V_{FB}$ | flyback supply voltage (pin 7) | note 1 | V <sub>P</sub> + 6 | _ | 60 | V | | I <sub>FB</sub> | quiescent feedback current (pin 7) | no load; no signal | - | 7 | 10 | mA | | Input stag | e | | • | _ | | • | | I <sub>id(p-p)</sub> | differential input current $(I_{id} = I_1 - I_2)$ (peak-to-peak value) | | _ | ±500 | ±600 | μΑ | | I <sub>1, 2(p-p)</sub> | single ended input current (peak-to-peak value) | note 2 | 0 | ±300 | ±600 | μΑ | | CMRR | common mode rejection ratio | note 3 | _ | -54 | _ | dB | | V <sub>1</sub> | input clamp voltage | Ι <sub>1</sub> = 300 μΑ | 2.7 | 3.0 | 3.3 | V | | V <sub>2</sub> | input clamp voltage | I <sub>2</sub> = 300 μA | 2.7 | 3.0 | 3.3 | V | | TC <sub>i,1</sub> | input clamp signal TC on pin 1 | | 0 | _ | ±800 | μV/K | | TC <sub>i,2</sub> | input clamp signal TC on pin 2 | | 0 | _ | ±800 | μV/K | | $V_1 - V_2$ | differential input voltage | $I_{id} = 0$ | 0 | _ | ±10 | mV | | l <sub>9</sub> | feedback current | | _ | ±500 | ±600 | μΑ | | V <sub>9</sub> | feedback voltage | | 1 | _ | V <sub>P</sub> – 1 | V | | I <sub>id(offset)</sub> | differential input offset current $(I_{id(offset)} = I_1 - I_2)$ | $I_{defl} = 0$ ; $R_{ref} = 1.5 \text{ k}\Omega$ ; $R_m = 1 \Omega$ | 0 | _ | ±20 | μΑ | | C <sub>i INA</sub> | input capacity pin 1 referenced to GND | | - | _ | 5 | pF | | C <sub>i INB</sub> | input capacity pin 2 referenced to GND | | _ | _ | 5 | pF | | Output sta | ages A and B | | • | | | | | I <sub>4</sub> | output current | | _ | _ | ±1 | А | | I <sub>6</sub> | output current | | _ | _ | ±1 | Α | | V <sub>6</sub> | output A saturation voltage to GND | I <sub>6</sub> = 0.7 A | - | 1.3 | 1.5 | V | | | | I <sub>6</sub> = 1.0 A | - | 1.6 | 1.8 | V | | V <sub>6,3</sub> | output A saturation voltage to V <sub>P</sub> | I <sub>6</sub> = 0.7 A | _ | 2.3 | 2.9 | V | | | | I <sub>6</sub> = 1.0 A | _ | 2.7 | 3.3 | V | | V <sub>4</sub> | output B saturation voltage to GND | I <sub>4</sub> = 0.7 A | - | 1.3 | 1.5 | V | | | | I <sub>4</sub> = 1.0 A | _ | 1.6 | 1.8 | V | ### Full bridge current driven vertical deflection booster TDA4866 | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------------|--------------------------------------------------------------|--------------------------------------------------------------------|----------------------|------|----------------------|------| | V <sub>4,3</sub> | output B saturation voltage to V <sub>P</sub> | I <sub>4</sub> = 0.7 A | _ | 1.0 | 1.6 | V | | | | I <sub>4</sub> = 1.0 A | _ | 1.3 | 1.9 | V | | LE | linearity error | $I_{\text{defl}} = \pm 0.7 \text{ A}$ ; note 4 | _ | _ | 2 | % | | V <sub>4</sub> | DC output voltage | I <sub>id</sub> = 0 A; closed-loop | 6.6 | 7.2 | 7.8 | V | | V <sub>6</sub> | DC output voltage | I <sub>id</sub> = 0 A; closed-loop | 6.6 | 7.2 | 7.8 | V | | G <sub>oi</sub> | open-loop current gain (I <sub>4, 6</sub> /I <sub>id</sub> ) | I <sub>4, 6</sub> < 100 mA; note 5 | _ | 100 | _ | dB | | G <sub>ofb</sub> | open-loop current gain (I <sub>4, 6</sub> /I <sub>9</sub> ) | I <sub>4, 6</sub> < 100 mA; note 5 | _ | 100 | _ | dB | | G <sub>ifb</sub> | current ratio (I <sub>id</sub> /I <sub>9</sub> ) | closed-loop | _ | -0.2 | _ | dB | | I <sub>defl(ripple)</sub> | output ripple current as a function of supply ripple | $V_{P(ripple)} = \pm 0.5 \text{ V};$<br>$I_{id} = 0$ ; closed-loop | _ | ±1 | _ | mA | | Flyback g | enerator | | · | | | | | V <sub>7, 6</sub> | voltage drop during flyback | | | | | | | | reverse | $I_{defl} = 0.7 A$ | _ | -2.0 | -3.0 | V | | | | I <sub>defl</sub> = 1.0 A | _ | -2.3 | -3.5 | V | | | forward | $I_{defl} = 0.7 A$ | _ | +5.6 | +6.1 | V | | | | I <sub>defl</sub> = 1.0 A | _ | +5.9 | +6.5 | V | | V <sub>6</sub> | switching on threshold voltage | | V <sub>P</sub> – 1 | _ | V <sub>P</sub> + 1.5 | V | | V <sub>6</sub> | switching off threshold voltage | | V <sub>P</sub> – 1.5 | _ | V <sub>P</sub> + 1 | V | | l <sub>7</sub> | flyback current during flyback | | _ | _ | ±1 | Α | | Guard circ | cuit | | | | | - | | V <sub>8</sub> | output voltage | guard on | 7.5 | 8.5 | 10 | V | | V <sub>8</sub> | output voltage | guard on; V <sub>P</sub> = 8.2 V | 6.9 | _ | V <sub>P</sub> – 0.4 | V | | I <sub>8</sub> | output current | guard on | 5 | _ | _ | mA | | V <sub>8</sub> | output voltage | guard off | _ | _ | 0.4 | V | | I <sub>8</sub> | output current | guard off; V <sub>8</sub> = 5 V | 0.5 | 1 | 1.5 | mA | | V <sub>8(ext.)</sub> | allowable external voltage on pin 8 | | 0 | _ | 13 | V | | , , | | V <sub>P</sub> ≤ 13 V | 0 | _ | V <sub>P</sub> + 0.3 | V | #### **Notes** - 1. Up to 60 V $\geq$ V<sub>FB</sub> $\geq$ 40 V a decoupling capacitor C<sub>FB</sub> = 22 $\mu$ F (between pins 7 and 5) and a resistor R<sub>FB</sub> = 100 $\Omega$ (between pin 7 and $V_{\text{FB}}$ ) are required (see Fig.7). - 2. Saturation voltages of output stages A and B can be increased in the event of negative input currents $I_{1,2} < -500 \mu A$ . - 5. Frequency behaviour of Goi and Gofb: - a) -3 dB open-loop bandwidth (-45°) at 15 kHz; second pole (-135°) at 1.3 MHz. - b) Open-loop gain at second pole (-135°) 55 dB. ### Full bridge current driven vertical deflection booster **TDA4866** ### Full bridge current driven vertical deflection booster TDA4866 ### INTERNAL PIN CONFIGURATION 9 ### Full bridge current driven vertical deflection booster **TDA4866** #### **TEST AND APPLICATION INFORMATION** 10 ## Full bridge current driven vertical deflection booster TDA4866 ### Full bridge current driven vertical deflection booster TDA4866 ### Example for both TDA4866 and TDA4866J Table 1 Values given from application | SYMBOL | VALUE | UNIT | |----------------------------------------|-----------------------------------------|------| | I <sub>defl(max)</sub> | 0.71 | А | | L <sub>deflcoil</sub> | 5.2 | mH | | R <sub>deflcoil</sub> | $5.4 = 4.2 + 7\% + \Delta R(\vartheta)$ | Ω | | R <sub>m</sub> | 1 (+1%) | Ω | | R <sub>p</sub> | 180 | Ω | | R <sub>ref</sub> | 1.6 | kΩ | | $V_{FB}$ | 35 | V | | T <sub>amb</sub> | +50 | °C | | T <sub>deflcoil</sub> | +75 | °C | | R <sub>th(j-mb)</sub> | 4 | K/W | | R <sub>th(mb-amb)</sub> <sup>(1)</sup> | 8 | K/W | #### Note 1. A layer of silicon grease between the mounting base and the heatsink optimizes thermal resistance. Table 2 Calculated values | SYMBOL | VALUE | UNIT | |------------------------------------|-------|------| | V <sub>P</sub> | 8.6 | V | | t <sub>flb</sub> | 270 | μs | | P <sub>tot</sub> | 3.65 | W | | P <sub>defl</sub> | 0.9 | W | | P <sub>IC</sub> | 2.75 | W | | R <sub>th(tot)</sub> | 12 | K/W | | T <sub>j(max)</sub> <sup>(1)</sup> | +83 | °C | #### Note 1. $$T_{i(max)} = P_{IC} \times [R_{th(i-mb)} + R_{th(mb-amb)}] + T_{amb}$$ Calculation formula for supply voltage and power consumption $$\begin{split} V_{b1} &= V_{6,~3} + R_{defl(coil} \times I_{defl(max)} - U'_L + R_m \times I_{defl(max)} + V_4 \\ V_{b2} &= V_6 + R_{defl(coil} \times I_{defl(max)} + U'_L + R_m \times I_{defl(max)} + V_{4,~3} \\ \text{for } V_{b1} &> V_{b2} : V_P = V_{b1} \\ \text{for } V_{b2} &> V_{b1} : V_P = V_{b2} \\ \text{with:} \end{split}$$ $$U'_L = L_{deflcoil} \times 2I_{defl(max)} \times f_v$$ $f_v = vertical deflection frequency.$ $$P_{tot} = V_P \times \frac{I_{defl(max)}}{2} + V_P \times 0.03 \text{ A} + 0.1 \text{ W} + V_{FB} \times I_{FB}$$ $$P_{defl} = \frac{1}{3}(R_{deflcoil} + R_m) \times I_{defl(max)}^2$$ $$P_{IC} = P_{tot} - P_{defI}$$ P<sub>IC</sub> = power dissipation of the IC P<sub>defl</sub> = power dissipation of the deflection coil P<sub>tot</sub> = total power dissipation. Calculation formula for flyback time: t<sub>flb</sub> = $$\frac{L_{deflcoil}}{R_{deflcoil} + R_m} \times In \left( \frac{1 + \frac{(R_{deflcoil} + R_m) \times I_{defl(max)}}{V_{FB} + V_{7r} - V_{6r}}}{1 - \frac{(R_{deflcoil} + R_m) \times I_{defl(max)}}{V_{FB} - (V_{7f} - V_{6f})}} \right) + t_{flb(off)}$$ with $t_{flb(off)}$ = flyback switch off time = 50 $\mu s$ for this application ( $t_{flb(off)}$ depends on $V_{FB},$ $I_{defl(max)},$ $L_{deflcoil}$ and $C_{SP}).$ To achieve good noise suppression the following values for $R_{\text{p}}$ are recommended: Table 3 Recommended values | L <sub>deficoil</sub><br>(mH) | R <sub>p</sub><br>(Ω) | |-------------------------------|-----------------------| | 3 | 100 | | 6 | 180 | | 10 | 240 | | 15 | 390 | ### Full bridge current driven vertical deflection booster **TDA4866** ### **PACKAGE OUTLINES** SIL9P: plastic single in-line power package; 9 leads SOT131-2 ### **DIMENSIONS** (mm are the original dimensions) | | | | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | | | | | | | | | | |------|------------------------|----------------|-----------|--------------|-----------------------------------------|------------------|--------------|----------------|------------------|------|----------------|------------|--------------|------------|------|------|------------------| | UNIT | A <sub>1</sub><br>max. | A <sub>2</sub> | b<br>max. | bp | С | D <sup>(1)</sup> | d | D <sub>h</sub> | E <sup>(1)</sup> | е | E <sub>h</sub> | j | L | Q | w | x | Z <sup>(1)</sup> | | mm | 2.0 | 4.6<br>4.4 | 1.1 | 0.75<br>0.60 | 0.48<br>0.38 | 24.0<br>23.6 | 20.0<br>19.6 | 10 | 12.2<br>11.8 | 2.54 | 6 | 3.4<br>3.1 | 17.2<br>16.5 | 2.1<br>1.8 | 0.25 | 0.03 | 2.00<br>1.45 | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | |----------|-----|-------|-------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT131-2 | | | | | <del>95-03-11</del><br>99-12-17 | ### Full bridge current driven vertical deflection booster **TDA4866** ### DBS9P: plastic DIL-bent-SIL power package; 9 leads (lead length 12/11 mm); exposed die pad SOT523-1 ### Notes - 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. - 2. Plastic surface within circle area D<sub>1</sub> may protrude 0.04 mm maximum. | OUTLINE | REFERENCES | | | | EUROPEAN | ISSUE DATE | |----------|------------|-------|------|--|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | SOT523-1 | | | | | | <del>98-11-12</del><br>00-07-03 | ### Full bridge current driven vertical deflection booster TDA4866 ### **SOLDERING** ### Introduction to soldering through-hole mount packages This text gives a brief insight to wave, dip and manual soldering. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011). Wave soldering is the preferred method for mounting of through-hole mount IC packages on a printed-circuit board. ### Soldering by dipping or by solder wave The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joints for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg(max)}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. #### Manual soldering Apply the soldering iron (24 V or less) to the lead(s) of the package, either below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds. #### Suitability of through-hole mount IC packages for dipping and wave soldering methods | PACKAGE | SOLDERING METHOD | | | | |---------------------------|------------------|-------------------------|--|--| | PACKAGE | DIPPING | WAVE | | | | DBS, DIP, HDIP, SDIP, SIL | suitable | suitable <sup>(1)</sup> | | | ### Note 1. For SDIP packages, the longitudinal axis must be parallel to the transport direction of the printed-circuit board. ### Full bridge current driven vertical deflection booster TDA4866 #### **DATA SHEET STATUS** | DATA SHEET STATUS(1) | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITIONS | |---------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Objective specification | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | Preliminary specification | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | Product specification | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. | #### **Notes** - 1. Please consult the most recently issued data sheet before initiating or completing a design. - 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. ### **DEFINITIONS** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. ### **DISCLAIMERS** Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. # Full bridge current driven vertical deflection booster TDA4866 **NOTES** # Full bridge current driven vertical deflection booster TDA4866 **NOTES** # Full bridge current driven vertical deflection booster TDA4866 **NOTES** ### Philips Semiconductors – a worldwide company #### **Contact information** For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com. © Koninklijke Philips Electronics N.V. 2001 SCA73 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Printed in The Netherlands 753504/05/pp20 Date of release: 2001 Aug 07 Document order number: 9397 750 08444 Let's make things better.