## INTEGRATED CIRCUITS ## DATA SHEET # **TDA4691**Sync Processor with Clock (SPC) Preliminary specification File under Integrated Circuits, IC02 September 1993 #### **TDA4691** #### **FEATURES** - Sync processor for horizontal (H) and vertical (V) sync pulses generated by internal 13.5 MHz oscillator - Stable 'On Screen Display (OSD)', if no input signal is present with free running internal oscillator; automatic turn over to locked oscillator, if input signal is available - External clock oscillator can be used - Standard 50/60 Hz signals are identified automatically - Additional outputs for 13.5 MHz, composite sync, 50//60 Hz identification, signal identification (mute), super-sandcastle 12 V - TTL compatible outputs (H, V, composite sync and 13.5 MHz) - 3 different time constants for the PHI1 PLL: fast, normal and slow (T<sub>1</sub>, T<sub>2</sub> and T<sub>3</sub>). Fast and normal time constant are set independent from each other - Start of H-pulse definable by application - Digital interference reduction for H and V signals - · Digital noise detector - Time correction of non-standard H-pulses and equalizing pulses for optimum PLL control. #### **GENERAL DESCRIPTION** The TDA4691 is a bipolar integrated circuit for sync processing in 50/100 and 60/120 Hz TV sets, preferably in conjunction with the programmable deflection controller TDA9150. A line locked 13.5 MHz clock with several dividers and logic circuitry is available generating the horizontal and vertical sync outputs. The device can be assembled in a DIL20 or SO20 package. #### QUICK REFERENCE DATA | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------|---------------------------|---------------------|-------------------|------|-----------------|------| | Supply | | | | | | | | V <sub>P2</sub> | supply voltage | | 4.5 | 5.0 | 5.5 | V | | I <sub>P2</sub> | supply current | | _ | _ | 30 | mA | | V <sub>P1</sub> | supply voltage | | 7.2 | 8.0 | 8.8 | V | | I <sub>P1</sub> | supply current | | _ | _ | 30 | mA | | P <sub>tot</sub> | total power dissipation | | _ | 260 | 430 | mW | | Inputs | • | | | • | • | • | | V <sub>20</sub> | input voltage | $R_G = 1 k\Omega$ | _ | 1 | 2 | V | | Outputs | | | | | | | | V <sub>4</sub> | signal identification | no signal;<br>1 mA | _ | _ | 0.3 | V | | | voltage | signal | open<br>collector | _ | V <sub>P1</sub> | V | | V <sub>7</sub> | 50/60 Hz | 50 Hz; 1 mA | _ | _ | 0.3 | V | | | voltage | 60 Hz | open<br>collector | _ | V <sub>P1</sub> | V | | V <sub>10</sub> | vertical output voltage | HIGH;<br>-1 to 0 mA | 2.7 | _ | V <sub>P2</sub> | V | | | | LOW; 2 mA | _ | _ | 0.8 | ٧ | | V <sub>11</sub> | horizontal output voltage | HIGH;<br>-1 to 0 mA | 2.7 | _ | V <sub>P2</sub> | V | | | | LOW; 2 mA | _ | _ | 0.8 | ٧ | | V <sub>13</sub> | clock output voltage | HIGH;<br>-1 to 0 mA | 2.7 | _ | V <sub>P2</sub> | V | | | | LOW; 2 mA | _ | _ | 0.8 | ٧ | #### **ORDERING INFORMATION** | EXTENDED | | PACKAGE | | | | | | | | | | |-------------|-------------------|---------|----------|-----------------------|--|--|--|--|--|--|--| | TYPE NUMBER | PINS PIN POSITION | | MATERIAL | CODE | | | | | | | | | TDA4691 | 20 | DIL | plastic | SOT146 <sup>(1)</sup> | | | | | | | | | TDA4691T | 20 | SO | plastic | SOT163 <sup>(2)</sup> | | | | | | | | #### Note - 1. SOT146-1; 1996 December 9. - 2. SOT4163-1; 1996 December 9. Philips Semiconductors TDA4691 #### **PINNING** | SYMBOL | PIN | DESCRIPTION | |-------------------|-----|-----------------------------------------| | BL | 1 | black level storage of sync separator | | INT1 | 2 | integration for time constant switching | | GND1 | 3 | ground for 8 V supply | | SI | 4 | signal identification output | | INT2 | 5 | integration for signal identification | | SSC | 6 | sandcastle output | | 50/60 Hz | 7 | 50/60 Hz output | | GND2 | 8 | ground for 5 V supply | | CS | 9 | sync output | | V <sub>out</sub> | 10 | V-output buffer | | H <sub>out</sub> | 11 | H-output buffer | | V <sub>P2</sub> | 12 | supply 5 V | | CL <sub>out</sub> | 13 | clock-output buffer | | SH | 14 | start of H-pulse | | VCOF | 15 | current defining VCO frequency | | Fi <sub>1</sub> | 16 | phase detector filtering | | Fi <sub>2</sub> | 17 | phase detector filtering | | V <sub>REF</sub> | 18 | reference voltage | | V <sub>P1</sub> | 19 | supply 8 V | | (C)VBS | 20 | input sync separator | #### TDA4691 #### **FUNCTIONAL DESCRIPTION** (See block diagram Fig.1 and timing Figs 12 to 16) #### Sync separator Top-sync and blacklevel are stored and H and V sync pulses are sliced in the middle of both levels (50%). #### Sync-output buffer This circuit turns the current pulse from the sync separator into a TTL signal. #### Sync processing distance of 1.6 µs. This circuit assures that phase comparison can operate correctly during V-pulses. Phase jumps initiated by alternating headpulses of VCR recorders are quickly recovered. The sync processing contains the functions H/2 suppression, sync extension and sync interruption. These three functions are only active if successive pulses have a minimum The H/2 suppression operates with a gate $-15~\mu s$ up to $+14~\mu s$ around the PHI1-reference and is necessary for suppression of the equalizing pulses. For sync interruption this gate is closed earlier if the detected sync is longer than $4.8~\mu s$ . Only during V-pulses will the duration of the applied pulses be tested. If they are longer than 1.6 $\mu$ s they will be recognized as sync pulses and enlarged up to 4.6 $\mu$ s. #### Phase detector (PHI1) The phase detector has separate filters for the fast time constant $T_1$ (pin 17) and normal time constant $T_2$ (pins 17 and 16). The slow time constant $T_2$ with reduced control current. For reduction of H-pulse modulation the filter at pin 16 is switched off during sync time if normal time constant $T_2$ is on. Thus no frequency shifting of the oscillator is possible during sync. #### Time-constant switching This block contains a switch and an impedance converter (buffer). The switch connects the filters at pin 16 and 17 in parallel (normal time constant $T_2$ or slow time constant $T_3$ ). The buffer transfers the control voltage at pin 17 to pin 16 (fast time constant $T_1$ ). Which of the 2 functions is active is determined by the blocks noise detector, V-logic or signal identification. #### **VCO 13.5 MHz** The adjustment of the nominal frequency (13.5 MHz) is achieved at pin 15. The VCO control voltage is applied (from the phase detector) at pin 16. The control range can be adjusted by the current at pin 18. Pin 15 can be used to feed in an external frequency. Under these circumstances the internal VCO is switched off by application. The control voltage at pin 16 can be used to control the external VCO. #### **VCO-buffer** The VCO-buffer delivers a TTL compatible signal of 13.5 MHz to pin 13. #### **ECL-prescaler** This block consists of a :16 asynchronous prescaler. #### H-divider This is a divider by 54. It is split into a prescaler :2 and a divider by 27. Out of this block several signals are taken for generation of H-frequently pulses in the H-logic block. These signals must have good timing. This is achieved by special synchronization. #### H-logic This block creates all pulses necessary for the SSC generator, the signal identification, the phase detector, the sync preparation and the V-divider. #### V-divider The V-divider consists of an asynchronous 10-bit divider and a decoder logic. The divider is clocked with twice the line frequency. The decoder circuit delivers the pulses necessary for the V-logic. #### **V-logic** In the V-logic the V-syncs from the sync separator are evaluated and noise reduced. Also certain operation states are switched ON and OFF. Additionally the reset pulse for the V-divider and the 50/60 Hz information is generated. #### H-pulse former The H-pulse starting point can be shifted in this stage, also the gate pulse of $\sim$ 2.4 $\mu$ s is generated for use in the digital noise identification block. #### H-pulse buffer In this circuit the line signal will be pre-synchronized by output signal of the :16 divider and synchronized by the 13.5 MHz clock. The buffer delivers TTL output signals. #### V-pulse buffer The signal out of the V-divider is synchronized with 13.5 MHz clock and converted to a TTL output level. #### Gap reference This circuit operates with the gap-principle and is stable with regard to temperature and supply voltage changes. **TDA4691** #### 50/60 Hz output This is an open-collector output, which is LOW if more than 287 lines/field are detected. #### SSC generator The SSC generator generates a 3 stage super-sandcastle pulse on an open-collector output, which is able to operate up to 12 volts. The blanking thresholds 2.5 V and 4.5 V are derived from the gap reference (point 16). ## Signal identification with Digital PLL (DPLL) The analog signal identification with output signal at pin 4 is completed with a DPLL. This PLL is able to lock on the separated sync although the 13.5 MHz VCO is not locked on the input signal. The ratio of the lock condition to the unlock condition influences the voltage at pin 5. The detector circuit of the analog signal identification block evaluates the voltages at pins 2 and 5. If the voltage at pin 5 reaches 4 V (most of the time the PLL is locked) pin 4 will be HIGH. The voltages at pins 2 and 5 together with the state of the V-logic set the operation state of the TDA4691. The TDA4691 is able to accommodate to different input conditions automatically. Some operation conditions can be set externally by influencing the voltages at pins 2 and 5: - Time constant T<sub>1</sub> (fast) on: voltage at pin 2 is limited to 5 V (0 to 5 V). - Time constant T<sub>3</sub> (slow) on: voltage at pin 5 is limited to 6.2 V (0 to 6.2 V). - Time constant T<sub>3</sub> (slow) inoperative: voltage at pin 2 is limited between 4 V and 6.5 V. - Time constant T<sub>3</sub> (slow) inoperative with input signal: voltage at pin 2 is limited to 6.5 V (0 to 6.5 V). - 5. VCO frequency fixed to $f_0$ : pin 2 is set to ground ( $V_2 < 1 V$ ). #### Noise detector This block switches the time constant to 'slow' if on standard signal a certain noise level is reached. This noise level is measured in a small window inside the sync pulse. TDA4691 #### **LIMITING VALUES** In accordance with the Absolute Maximum Rating System (IEC 134). | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | |------------------|---------------------------------------------------------|------|-----------------|------| | V <sub>P1</sub> | supply voltage | 0 | 9.0 | V | | I <sub>P1</sub> | supply current | _ | 40 | mA | | V <sub>P2</sub> | supply voltage | 0 | 5.7 | V | | I <sub>P2</sub> | supply current | _ | 50 | mA | | P <sub>tot</sub> | total power dissipation | _ | 650 | mW | | T <sub>stg</sub> | storage temperature | -25 | +150 | °C | | T <sub>amb</sub> | operating ambient temperature | 0 | +70 | °C | | V <sub>ESD</sub> | ESD-protection on all pins; note 1 | 300 | _ | V | | I <sub>I/O</sub> | currents on all pins except supply pins 3, 8, 12 and 19 | -10 | +10 | mA | | VI | voltage applied to pins 1, 2, 4, 5, 7, 14 and 20 | 0 | V <sub>P1</sub> | V | | VI | voltage applied to pins 9, 10, 11 and 13 | 0 | V <sub>P2</sub> | V | | V <sub>6</sub> | voltage applied to pin 6 | 0 | 13.2 | V | | V <sub>15</sub> | voltage applied to pin 15 | 0 | 5 | V | | V <sub>16</sub> | voltage applied to pin 16 | 0 | 5 | V | | V <sub>17</sub> | voltage applied to pin 17 | 0 | 5 | V | | V <sub>18</sub> | voltage applied to pin 18 | 0 | 5 | V | #### Note to the limiting values #### THERMAL RESISTANCE | SYMBOL | PARAMETER | THERMAL RESISTANCE | |---------------------|--------------------------------------|--------------------| | R <sub>th j-a</sub> | from junction to ambient in free air | | | | SOT146 (without heat spreader) | 65 K/W | | | SOT163 | 85 K/W | <sup>1.</sup> Equivalent to discharging a 200 pF capacitor through a 0 $\Omega$ series resistor. **TDA4691** #### **CHARACTERISTICS** $V_{P1}$ = 8 V; $V_{P2}$ = 5 V; measured at $T_{amb}$ = +25 °C; unless otherwise specified; application see Figs 10 and 11; video input signal referenced to CCIR standard. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------------------|---------------------------------------------------------|-----------------------------------|-----------|--------|-----------------|--------| | Supply (pin | s 19 and 12; all voltages are measured with | n regard to ground (pins | 3 and 8)) | • | | • | | V <sub>19</sub> | supply voltage | | 7.2 | 8.0 | 8.8 | V | | I <sub>P1</sub> | supply current | | _ | 20 | 30 | mA | | V <sub>12</sub> | supply voltage | same rise time as V <sub>19</sub> | 4.5 | 5.0 | 5.5 | V | | I <sub>P2</sub> | supply current | | _ | 15 | 30 | mA | | P <sub>tot</sub> | total power dissipation | | _ | 260 | 430 | mW | | Sync separ | rator (pin 20) | | | • | | | | V <sub>20(p-p)</sub> | input voltage (peak-to-peak value) | AC coupled | _ | 1 | 2 | V | | V <sub>20(p-p)</sub> | sync amplitude (peak-to-peak value) | - | 0.1 | 1- | 0.6 | V | | R <sub>G</sub> | source resistor of generator | | _ | 1- | 1 | kΩ | | I <sub>20</sub> | current during sync | | _ | -30 | _ | μΑ | | I <sub>20</sub> | current during remaining time | | _ | 1 | _ | μΑ | | Black level | (pin 1) | | | 1 | • | • | | SLH | slicing level H | | _ | 50 | _ | % | | SLV | slicing level V | | _ | 50 | _ | % | | Sync outpu | ut (pin 9) | | | 1 | | 1 | | V <sub>9</sub> | no sync | I <sub>9</sub> = +1 mA | _ | 0.3 | _ | V | | V <sub>9</sub> | positive sync | I <sub>9</sub> = -1 mA | 2.7 | _ | V <sub>12</sub> | V | | C <sub>L</sub> | load capacitance | | _ | Ī- | 40 | pF | | t <sub>1</sub> | time delay between pin 20 and pin 9 | see Fig.3 | 100 | 200 | 500 | ns | | t <sub>2</sub> | time delay between pin 20 and pin 9 | see Fig.3 | 100 | 300 | 500 | ns | | Phase dete | ector (pins 16 and 17) | | | | • | | | $f_0$ | nominal sync frequency | | _ | 15.625 | _ | kHz | | f <sub>0</sub> ' | f <sub>osc</sub> : 864 = phiref | | _ | 15.625 | _ | kHz | | I <sub>17</sub> | current at sync time<br>(fast and normal time constant) | | _ | ±240 | - | μΑ | | I <sub>17</sub> | current at sync time (slow time constant) | | _ | ±80 | _ | μΑ | | I <sub>16</sub> | current at sync time | time constant T <sub>1</sub> | _ | ±2 | _ | mA | | V <sub>17</sub> | filter 2 voltage | | 1.5 | 3 | 4.5 | V | | V <sub>16</sub> | filter 1 voltage | | 1.5 | 3 | 4.5 | V | | $\Delta f_0 / \Delta V_{16}$ | VCO sensitivity | see VCO | _ | 360 | _ | kHz/V | | 13.5 MHz V | <b>CO</b> (pin 15) | | | | | | | R <sub>15</sub> | f <sub>0</sub> defining resistor | see Fig.4(a) | _ | 3.75 | _ | kΩ | | V <sub>15</sub> | pin voltage (V <sub>19</sub> dependent) | see Fig.4(a) | 2.9 | 3 | 3.1 | V | | I <sub>15</sub> | current for 13.5 MHz | | -720 | -800 | -880 | μΑ | | 9vco | transconductance at f <sub>0</sub> | | 15.2 | - | 18.6 | kHz/μA | | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------|-------|------|-----------------|-------| | $\Delta f_0 / \Delta V_{16}$ | VCO sensitivity | 4% control range;<br>depending on current<br>at pin 18 | _ | 360 | _ | kHz/V | | Input of ext | ternal oscillator (pin 15) | | | | | | | V <sub>15</sub> | pin voltage AC | see Fig.4(b) | 1 | _ | 3 | V | | V <sub>15</sub> | pin voltage DC | dependent on V <sub>19</sub> | _ | 5 | _ | V | | R <sub>int</sub> | internal resistance | see Fig.4(b) | _ | 7 | _ | kΩ | | C <sub>int</sub> | internal capacitance | see Fig.4(b) | _ | 4 | _ | pF | | 13.5 MHz b | uffer (pin 13) | | • | | ' | | | V <sub>13</sub> | clock HIGH level output voltage | $I_{13} = -1 \text{ mA};$<br>$V_{12} = 4.5 \text{ V}$ | 2.7 | _ | V <sub>12</sub> | V | | V <sub>13</sub> | clock HIGH level output voltage | $I_{13} = 0 \text{ mA}$ | 2.7 | _ | V <sub>12</sub> | V | | V <sub>13</sub> | clock LOW level output voltage | $I_{13} = 2 \text{ mA};$<br>$V_{12} = 5.5 \text{ V}$ | 0 | _ | 0.8 | V | | t <sub>r</sub> | rise time | see Fig.5 | _ | 20 | _ | ns | | t <sub>f</sub> | fall time | see Fig.5 | _ | 20 | _ | ns | | D <sub>13</sub> | mark-to-space ratio | V <sub>13</sub> = 1.5 V | 45/55 | _ | 55/45 | % | | C <sub>L</sub> | load capacitance | | _ | _ | 40 | pF | | $\Delta T_{13}$ | jitter on clock output<br>(peak-to-peak value) | normal time constant T <sub>2</sub> ; measured between lines 25 and 305 | _ | _ | 2 | ns | | H-output be | uffer (pin 11) | | | | | | | V <sub>11</sub> | H HIGH level output voltage | $I_{11} = -1 \text{ mA};$<br>$V_{12} = 4.5 \text{ V}$ | 2.7 | _ | V <sub>12</sub> | V | | V <sub>11</sub> | H HIGH level output voltage | I <sub>11</sub> = 0 mA | 2.7 | _ | V <sub>12</sub> | V | | V <sub>11</sub> | H LOW level output voltage | $I_{11} = 2 \text{ mA};$<br>$V_{12} = 5.5 \text{ V}$ | 0 | _ | 0.8 | V | | t <sub>r</sub> | rise time | see Fig.6 | _ | 25 | _ | ns | | t <sub>f</sub> | fall time | see Fig.6 | _ | 25 | _ | ns | | t <sub>3</sub> | time relation pin 13 to 11 | see Fig.6 | _ | 25 | 55 | ns | | t <sub>4</sub> | time relation pin 13 to 11 | see Fig.6 | 3 | _ | _ | ns | | t <sub>5</sub> | H-pulse width | see Fig.6 | 3.0 | 3.6 | 4.2 | μs | | C <sub>L</sub> | load capacitance | see Fig.6 | _ | _ | 40 | pF | | Start of H-p | pulse (pin 14) | | | | | | | I <sub>14</sub> | current pin 14 | | _ | _ | ±100 | μΑ | | t <sub>61</sub> | time delay pulse between pin 20 and 11 | see Fig.6 | -1.1 | -1.3 | -1.5 | μs | | t <sub>62</sub> | time delay pulse between pin 20 and 11 | see Fig.6 | -0.6 | -0.8 | -1.0 | μs | | t <sub>63</sub> | time delay pulse between pin 20 and 11 | see Fig.6 | 3.8 | 4.0 | 4.2 | μs | | t <sub>64</sub> | time delay pulse between pin 20 and 11 | see Fig.6 | 5.0 | 5.2 | 5.4 | μs | | V <sub>14</sub> (t <sub>61</sub> ) | voltage pin 14 (proportional to V <sub>19</sub> ) | | 0 | _ | 1 | V | | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------------------------|---------------------------------------------------------|-------------------------------------------------------|------|----------|-----------------|------| | V <sub>14</sub> (t <sub>62</sub> ) | voltage pin 14 (proportional to V <sub>19</sub> ) | | 2 | 2.4 | 2.8 | V | | V <sub>14</sub> (t <sub>63</sub> ) | voltage pin 14 (proportional to V <sub>19</sub> ) | | 3.5 | 4 | 4.5 | V | | V <sub>14</sub> (t <sub>64</sub> ) | voltage pin 14 (proportional to V <sub>19</sub> ) | | 5 | 5.5 | 6 | V | | V-output bu | uffer (pin 10) | | ! | | | | | V <sub>10</sub> | V HIGH level output voltage | $I_{10} = -1 \text{ mA};$<br>$V_{12} = 4.5 \text{ V}$ | 2.7 | _ | V <sub>12</sub> | V | | V <sub>10</sub> | V HIGH level output voltage | I <sub>10</sub> = 0 mA | 2.7 | _ | V <sub>12</sub> | V | | V <sub>10</sub> | V LOW level output voltage | $I_{10} = 2 \text{ mA};$<br>$V_{12} = 5.5 \text{ V}$ | 0 | _ | 0.8 | V | | t <sub>r</sub> | rise time | see Fig.6 | _ | 25 | _ | ns | | t <sub>f</sub> | fall time | see Fig.6 | _ | 25 | _ | ns | | t <sub>3</sub> | time relation pin 13 to 10 | see Fig.6 | _ | 25 | 55 | ns | | t <sub>4</sub> | time relation pin 13 to 10 | see Fig.6 | 3 | _ | _ | ns | | t <sub>5</sub> | V-pulse width | see Fig.7 | 280 | 320 | 350 | μs | | t <sub>6</sub> | time delay between pin 20 and pin 10 | see Fig.7 | 12 | 16 | 20 | μs | | C <sub>L</sub> | load capacitance | see Fig.7 | _ | _ | 40 | pF | | Reference | (pin 18) | • | | <u>'</u> | | • | | V <sub>REF</sub> | reference voltage | | 1.1 | 1.2 | 1.3 | V | | R <sub>18</sub> | control current defining resistor | | 8 | _ | 30 | kΩ | | Δf | control range VCO | | _ | ±4 | _ | % | | I <sub>18/1</sub> | current pin 18 (±4%) | | _ | 105 | _ | μΑ | | $\Delta f_a$ | adjustable control range | | ±3 | _ | ±5 | % | | I <sub>18/3</sub> | current pin 18 (±3%) | | _ | 80 | _ | μΑ | | I <sub>18/3</sub> | current pin 18 (±5%) | | _ | 120 | _ | μΑ | | 50/60 Hz οι | utput (pin 7; open collector; see Fig.8) | | · | | | | | V <sub>7</sub> | output voltage pin 7; 50 Hz | I <sub>7</sub> = 1 mA | 0 | _ | 0.3 | V | | | ≥ 287.5 lines/field = LOW | I <sub>7</sub> = 2 mA | 0 | 0.3 | 0.8 | V | | V <sub>7</sub> | output voltage pin 7; 60 Hz<br>≤ 287 lines/field = HIGH | | 2.7 | _ | V <sub>19</sub> | V | | l <sub>7</sub> | output leakage current | | _ | _ | 50 | μΑ | | Sandcastle | output (pin 6) | | • | • | | | | $V_6$ | burstkey pulse | see Fig.9 | 9.5 | 10 | 12 | V | | V <sub>6</sub> | H-blanking pulse independent from V <sub>supply</sub> | | 4.3 | 4.5 | 4.7 | V | | V <sub>6</sub> | V-blanking pulse independent from V <sub>supply</sub> | | 2.3 | 2.5 | 2.7 | V | | V <sub>6</sub> | voltage pin 6 LOW | | 0 | 0.2 | 0.8 | V | | t <sub>w</sub> | pulse width burstkey; 50 Hz | at 6.5 V; see Fig.9 | 4.0 | 4.3 | 4.7 | μs | | t <sub>w</sub> | pulse width burstkey; 60 Hz | at 6.5 V; see Fig.9 | 3.3 | 3.8 | 4.1 | μs | | t <sub>2</sub> | time relation between pin 20 and burstkey | see Fig.9 | 2.2 | 2.5 | 2.8 | μs | | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------|-------------------------------------------------------------------------------|--------------------------------------|------|------------------|-----------------|-------| | t <sub>3</sub> | time relation between pin 20 and blanking | see Fig.9 | 3.5 | 4.0 | 4.5 | μs | | t <sub>4</sub> | H-blanking time | see Fig.9 | _ | 11.8 | _ | μs | | t <sub>5</sub> | start time H-pulse pin 20 to stop time burstkey pin 6; 50 Hz | H-sync = 4.7 μs;<br>see Fig.9 | 8.0 | 9.0 | 9.7 | μs | | t <sub>5</sub> | start time H-pulse pin 20 to stop time<br>burstkey pin 6; 60 Hz | see Fig.9 | 7.5 | 8.6 | 9.2 | μs | | t <sub>6</sub> | V-blanking pulse; 50 Hz | | _ | -2.5 to<br>+22.5 | _ | lines | | t <sub>6</sub> | V-blanking pulse; 60 Hz | | _ | -3.0 to<br>+17 | _ | lines | | Integration | (pin 5) | - | | • | • | • | | V <sub>5</sub> | no TV signal | see Fig.16 | 0 | _ | 2 | V | | | TV signal | see Fig.16 | 4 | _ | _ | V | | V <sub>5</sub> | slow time constant on | | 5 | _ | 6.2 | V | | Signal iden | tification (pin 4; open collector via R <sub>4</sub> to | V <sub>19</sub> or V <sub>12</sub> ) | | • | | | | V <sub>4</sub> | voltage pin 4, if no signal is identified | I <sub>4</sub> = 1 mA | 0 | _ | 0.3 | V | | | | I <sub>4</sub> = 5 mA | 0 | 0.2 | 0.8 | V | | V <sub>4</sub> | voltage pin 4, if signal is identified | | _ | _ | V <sub>19</sub> | V | | I <sub>4</sub> | leakage current | | _ | _ | 50 | μΑ | | Integration | (pin 2; see Fig.15) | | | | | | | V <sub>2</sub> | no signal at pin 20 | | _ | 1.5 | _ | V | | V <sub>2</sub> | noise at input pin 20 | | _ | 3 | _ | V | | V <sub>2</sub> | switching T <sub>3</sub> to T <sub>1</sub> (delay 7 fields) | | _ | 2.5 | _ | V | | V <sub>2</sub> | switching T <sub>3</sub> to T <sub>1</sub> (noise and signal at input pin 20) | | _ | 2.5 | - | V | | V <sub>2</sub> | release V-divider | | _ | 4 | _ | V | | | hysteresis | | _ | -0.2 | _ | V | | V <sub>2</sub> | release time constant normal (T <sub>2</sub> ) signal identification at pin 4 | | _ | 5 | _ | V | | | hysteresis | | _ | -0.2 | - | V | | V <sub>2</sub> | release noise detector | | _ | 6.5 | _ | V | Philips Semiconductors TDA4691 Philips Semiconductors Philips Semiconductors Sync Processor with Clock (SPC) MED825 window 50 Hz ±2.5 lines start V-blanking till end of line 12.5 gate for sync extension Fig.13 V-timing at 50 Hz operation. Fig.14 V-timing at 60 Hz operation. TDA4691 Preliminary specification Philips Semiconductors Sync Processor with Clock (SPC) TDA4691 #### **PACKAGE OUTLINES** DIP20: plastic dual in-line package; 20 leads (300 mil) SOT146-1 #### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | Мн | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------| | mm | 4.2 | 0.51 | 3.2 | 1.73<br>1.30 | 0.53<br>0.38 | 0.36<br>0.23 | 26.92<br>26.54 | 6.40<br>6.22 | 2.54 | 7.62 | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3 | 0.254 | 2.0 | | inches | 0.17 | 0.020 | 0.13 | 0.068<br>0.051 | 0.021<br>0.015 | 0.014<br>0.009 | 1.060<br>1.045 | 0.25<br>0.24 | 0.10 | 0.30 | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01 | 0.078 | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE VERSION IEC SOT146-1 | REFER | ENCES | EUROPEAN | ISSUE DATE | | | | |-------------------------------|----------|-------|----------|------------|--|------------|---------------------------------| | | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | 1330E DATE | | | SOT146-1 | | | SC603 | | | <del>92-11-17</del><br>95-05-24 | **TDA4691** #### SO20: plastic small outline package; 20 leads; body width 7.5 mm SOT163-1 #### **DIMENSIONS** (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | z <sup>(1)</sup> | θ | |--------|-----------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|------------|------|------|-------|------------------|----| | mm | 2.65 | 0.30<br>0.10 | 2.45<br>2.25 | 0.25 | 0.49<br>0.36 | 0.32<br>0.23 | 13.0<br>12.6 | 7.6<br>7.4 | 1.27 | 10.65<br>10.00 | 1.4 | 1.1<br>0.4 | 1.1<br>1.0 | 0.25 | 0.25 | 0.1 | 0.9<br>0.4 | 8° | | inches | 0.10 | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 | 0.013<br>0.009 | 0.51<br>0.49 | 0.30<br>0.29 | 0.050 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | | 0.01 | 0.01 | 0.004 | 0.035<br>0.016 | 0° | #### Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. | OUTLINE<br>VERSION | REFERENCES | | | | EUROPEAN | ISSUE DATE | |--------------------|------------|----------|------|--|------------|----------------------------------| | | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | SOT163-1 | 075E04 | MS-013AC | | | | <del>-95-01-24</del><br>97-05-22 | TDA4691 #### **SOLDERING** #### Introduction There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used. This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011). #### DIP #### SOLDERING BY DIPPING OR BY WAVE The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature (T<sub>stg max</sub>). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. #### REPAIRING SOLDERED JOINTS Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds. #### SO #### REFLOW SOLDERING Reflow soldering techniques are suitable for all SO packages. Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C. Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 $^{\circ}$ C. #### WAVE SOLDERING Wave soldering techniques can be used for all SO packages if the following conditions are observed: - A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used. - The longitudinal axis of the package footprint must be parallel to the solder flow. - The package footprint must incorporate solder thieves at the downstream end. During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. #### REPAIRING SOLDERED JOINTS Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C. **TDA4691** #### **DEFINITIONS** | Data sheet status | | | | |---------------------------|---------------------------------------------------------------------------------------|--|--| | Objective specification | This data sheet contains target or goal specifications for product development. | | | | Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. | | | | Product specification | This data sheet contains final product specifications. | | | | Limiting values | | | | Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. #### **Application information** Where application information is given, it is advisory and does not form part of the specification. #### LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.