INTEGRATED CIRCUITS



Preliminary specification File under Integrated Circuits, IC01 September 1994

**Philips Semiconductors** 





### **TDA1306T**

### FEATURES

#### General

- Double-speed mode
- · Digital volume control
- Soft mute function
- 12 dB attenuation
- Low power dissipation
- Digital de-emphasis
- TDA1305T pin compatible.

#### Easy application

- Voltage output
- Only 1st-order analog post-filtering required
- Operational amplifiers and digital filter integrated
- Selectable system clock ( $f_{sys}$ ) 256 $f_s$  or 384 $f_s$
- I<sup>2</sup>S-bus (f<sub>sys</sub> = 256f<sub>s</sub>) or 16, 18 or 20 bits LSB fixed serial input format (f<sub>sys</sub> = 384f<sub>s</sub>).
- Single rail supply.

#### **High performance**

- Superior signal-to-noise ratio
- Wide dynamic range
- No zero crossing distortion
- Inherently monotonic
- Continuous calibration digital-to-analog conversion combined with noise shaping technique.

#### **ORDERING INFORMATION**

| TYPE NUMBER |      | PACKAGE                                                     |          |  |  |  |
|-------------|------|-------------------------------------------------------------|----------|--|--|--|
|             | NAME | DESCRIPTION                                                 | VERSION  |  |  |  |
| TDA1306T    | SO24 | plastic small outline package; 24 leads; body width 7.5 mm. | SOT137-1 |  |  |  |

#### **GENERAL DESCRIPTION**

The TDA1306T is a dual CMOS digital-to-analog converter with up-sampling filter and noise shaper. The combination of oversampling up to  $4f_s$ , noise shaping and continuous calibration conversion ensures that only simple 1st-order analog post-filtering is required.

The TDA1306T supports the I<sup>2</sup>S-bus data input mode  $(f_{sys} = 256f_s)$  with word lengths of up to 20 bits and the LSB fixed serial data input format  $(f_{sys} = 384f_s)$  with word lengths of 16, 18 or 20 bits. Two cascaded IIR filters increase the sampling rate 4 times.

The DACs are of the continuous calibration type and incorporate a special data coding. This ensures a high signal-to-noise ratio, wide dynamic range and immunity to process variation and component ageing.

Two on-board operational amplifiers convert the digital-to-analog current to an output voltage.

# TDA1306T

### QUICK REFERENCE DATA

All power supply pins  $V_{\text{DD}}$  and  $V_{\text{SS}}$  must be connected to the same external supply unit.

| SYMBOL               | PARAMETER                                | CONDITIONS                                         | MIN.  | TYP.  | MAX.   | UNIT    |
|----------------------|------------------------------------------|----------------------------------------------------|-------|-------|--------|---------|
| Supply               |                                          |                                                    |       | ł     | ł      |         |
| V <sub>DDD</sub>     | digital supply voltage                   |                                                    | 4.5   | 5.0   | 5.5    | V       |
| V <sub>DDA</sub>     | analog supply voltage                    |                                                    | 4.5   | 5.0   | 5.5    | V       |
| V <sub>DDO</sub>     | operational amplifier supply voltage     |                                                    | 4.5   | 5.0   | 5.5    | V       |
| I <sub>DDD</sub>     | digital supply current                   | V <sub>DDD</sub> = 5 V;<br>at code 00000H          | _     | 5     | 8      | mA      |
| I <sub>DDA</sub>     | analog supply current                    | V <sub>DDA</sub> = 5 V;<br>at code 00000H          | -     | 3     | 5      | mA      |
| I <sub>DDO</sub>     | operational amplifier supply current     | V <sub>DDO</sub> = 5 V;<br>at code 00000H          | -     | 2     | 4      | mA      |
| Analog signal        | S                                        |                                                    |       |       |        |         |
| V <sub>FS(rms)</sub> | full-scale output voltage (RMS value)    |                                                    | 0.935 | 1.1   | 1.265  | V       |
| RL                   | output load resistance                   |                                                    | 5     | _     | -      | kΩ      |
| DAC performa         | ince                                     |                                                    |       |       |        |         |
| (THD + N)/S          | total harmonic distortion                | at 0 dB signal level;<br>f <sub>i</sub> = 1 kHz;   | _     | -70   | -      | dB      |
|                      | plus noise-to-signal ratio               |                                                    | -     | 0.032 | -      | %       |
|                      |                                          | at –60 dB signal level;<br>f <sub>i</sub> = 1 kHz; | _     | -42   | -32    | dB      |
|                      |                                          |                                                    | _     | 0.8   | 2.5    | %       |
| S/N <sub>ds</sub>    | signal-to-noise ratio at digital silence | no signal; A-weighted                              | -     | -108  | -96    | dB      |
| BR                   | input bit rate at data input             | f <sub>s</sub> = 44.1 kHz;<br>normal speed         | -     | -     | 2.822  | Mbits/s |
|                      |                                          | f <sub>s</sub> = 44.1 kHz;<br>double speed         | -     | -     | 5.645  | Mbits/s |
| f <sub>sys</sub>     | system clock frequency<br>(pin 12)       |                                                    | 6.4   | -     | 18.432 | MHz     |
| T <sub>amb</sub>     | operating ambient<br>temperature         |                                                    | -40   | -     | +85    | °C      |

### TDA1306T

### **BLOCK DIAGRAM**



# TDA1306T

### PINNING

| SYMBOL           | PIN | DESCRIPTION                                                                                             |
|------------------|-----|---------------------------------------------------------------------------------------------------------|
| V <sub>DDA</sub> | 1   | analog supply voltage (+5 V)                                                                            |
| V <sub>SSA</sub> | 2   | analog ground                                                                                           |
| TEST1            | 3   | test input 1; pin should be connected to ground                                                         |
| BCK              | 4   | bit clock input                                                                                         |
| WS               | 5   | word select input                                                                                       |
| DATA             | 6   | data input                                                                                              |
| CLKS1            | 7   | clock and format selection 1 input                                                                      |
| CLKS2            | 8   | clock and format selection 2 input                                                                      |
| V <sub>SSD</sub> | 9   | digital ground                                                                                          |
| V <sub>DDD</sub> | 10  | digital supply voltage (+5 V)                                                                           |
| TEST2            | 11  | test input 2; pin should be connected to ground                                                         |
| SYSCLK           | 12  | system clock input 256f <sub>s</sub> or 384f <sub>s</sub>                                               |
| APP3             | 13  | application mode 3 input                                                                                |
| APPL             | 14  | application mode selection input                                                                        |
| APP2             | 15  | application mode 2 input                                                                                |
| APP1             | 16  | application mode 1 input                                                                                |
| APP0             | 17  | application mode 0 input                                                                                |
| V <sub>OL</sub>  | 18  | left channel output                                                                                     |
| FILTCL           | 19  | capacitor for left channel 1st order<br>filter function; should be connected<br>between pins 19 and 18  |
| FILTCR           | 20  | capacitor for right channel 1st order<br>filter function; should be connected<br>between pins 20 and 21 |
| V <sub>OR</sub>  | 21  | right channel output                                                                                    |
| V <sub>ref</sub> | 22  | internal reference voltage for output channels; 0.5V <sub>DDO</sub> (typ.)                              |
| V <sub>SSO</sub> | 23  | operational amplifier ground                                                                            |
| V <sub>DDO</sub> | 24  | operational amplifier supply voltage                                                                    |



### TDA1306T

### FUNCTIONAL DESCRIPTION

The TDA1306T CMOS DAC incorporates an up-sampling filter, a noise shaper, continuous calibrated current sources and operational amplifiers.

### System clock and data input format

The TDA1306T accommodates slave mode only. Consequently, in all applications, the system devices must provide the system clock. The system frequency is selectable at pins CLKS1 and CLKS2 (see Table 1). The TDA1306T supports the following data input modes:

- I<sup>2</sup>S-bus with data word length of up to 20 bits (f<sub>sys</sub> = 256f<sub>s</sub>)
- LSB fixed serial format with data word length of 16, 18 or 20 bits (f<sub>sys</sub> = 384f<sub>s</sub>). As this format idles on the MSB it is necessary to know how many bits are being transmitted.

The input formats are illustrated in Fig.9. Left and right data channel words are time multiplexed.

| CLKS1 | CLKS2 | DATA INPUT FORMAT    | SYSTEM            | I CLOCK           |
|-------|-------|----------------------|-------------------|-------------------|
| CLKSI | CLK32 |                      | NORMAL SPEED      | DOUBLE SPEED      |
| 0     | 0     | I <sup>2</sup> S-bus | 256f <sub>s</sub> | 128f <sub>s</sub> |
| 0     | 1     | LSB fixed 16 bits    | 384f <sub>s</sub> | 192f <sub>s</sub> |
| 1     | 0     | LSB fixed 18 bits    | 384fs             | 192f <sub>s</sub> |
| 1     | 1     | LSB fixed 20 bits    | 384f <sub>s</sub> | 192f <sub>s</sub> |

#### **Table 1**Data input format and system clock.

#### **Device operation**

When the APPL pin is held HIGH and APP3 is held LOW, pins APP0, APP1 and APP2 form a microcontroller interface. When the APPL pin is held LOW, pins APP0, APP1, APP2 and APP3 form a pseudo-static application (TDA1305T pin compatible).

PSEUDO-STATIC APPLICATION MODE (APPL = LOGIC 0)

In this mode, the device operation is controlled by pseudo-static application pins where:

APP0 = attenuation mode control

APP1 = double-speed mode control

- APP2 = mute mode control
- APP3 = de-emphasis mode control.

In the pseudo-static application mode the TDA1306T is pin compatible with the TDA1305T slave mode. The correspondence between TDA1306T pin number, TDA1306T pin name, TDA1305T pin mnemonic and a description of the effects is given in Table 2.

TDA1306T

| PIN<br>MNEMONIC | PIN NUMBER | TDA1305T<br>FUNCTION | VALUE | DESCRIPTION                                                               |
|-----------------|------------|----------------------|-------|---------------------------------------------------------------------------|
| APP0            | 17         | ATSB                 | 0     | 12 dB attenuation (from full scale) activated<br>(only if MUSB = logic 1) |
|                 |            |                      | 1     | full scale (only if MUSB = logic 1)                                       |
| APP1            | 16         | DSMB                 | 0     | double-speed mode                                                         |
|                 |            |                      | 1     | normal-speed mode                                                         |
| APP2            | 15         | MUSB                 | 0     | samples decrease to mute level                                            |
|                 |            |                      | 1     | level according to ATSB                                                   |
| APP3            | 13         | DEEM1                | 0     | de-emphasis OFF (44.1 kHz)                                                |
|                 |            |                      | 1     | de-emphasis ON (44.1 kHz)                                                 |

Table 2 Pseudo-static application mode.

MICROCONTROLLER APPLICATION MODE (APPL = LOGIC 1, APP3 = LOGIC 0).

In this mode, the device operation is controlled by a set of flags in an 8-bit mode control register. The 8-bit mode control register is written by a microcontroller interface where:

APPL = logic 1 APP0 = Data APP1 = Clock APP2 = RAB

APP3 = logic 0.

The correspondence between serial-to-parallel conversion, mode control flags and a summary of the effect of the control flags is given in Table 3. Figures 3 and 4 illustrate the mode set timing. MICROCONTROLLER WRITE OPERATION SEQUENCE

The microcontroller write operation follows the following sequence:

- APP2 is held LOW by the microcontroller
- Microcontroller data is clocked into the internal shift register on the LOW-to-HIGH transition on pin APP1
- Data D7 to D0 is latched into the appropriate control register on the LOW-to-HIGH transition of pin APP2 (APP1 = HIGH)
- If more data is clocked into the TDA1306T before the LOW-to-HIGH transition on pin APP2 then only the last 8 bits are used
- If less data is clocked into the TDA1306T unpredictable operation will result
- If the LOW-to-HIGH transition of pin APP2 occurs when APP1 = LOW, the command will be disregarded.

| APP2 | (RAB)                                        |        |  |
|------|----------------------------------------------|--------|--|
| APP1 |                                              |        |  |
| APP0 | (DATA) D7 X D6 X D5 X D4 X D3 X D2 X D1 X D0 | MKA546 |  |
|      | Fig.3 Microcontroller timing.                |        |  |

MODE)

The same command can be repeated several times (e.g. for fade function) by applying APP2 pulses as shown in Fig.4. It should be noted that APP1 must stay HIGH

MICROCONTROLLER WRITE OPERATION SEQUENCE (REPEAT

between APP2 pulses. A minimum pause of 22 ms is necessary between any two step-up or step-down commands.

Noise shaping filter DAC



### Table 3 Microcontroller mode control register.

| BIT POSITION | FUNCTION       | DESCRIPTION                            | ACTIVE LEVEL   |
|--------------|----------------|----------------------------------------|----------------|
| D7           | ATSB           | 12 dB attenuation<br>(from full scale) | LOW            |
| D6           | DSMB           | double speed                           | LOW            |
| D5           | MUSB           | mute                                   | LOW            |
| D4           | DEEM           | de-emphasis                            | HIGH           |
| D3           | FS             | full scale                             | HIGH           |
| D2           | INCR           | increment                              | HIGH           |
| D1           | DECR           | decrement                              | HIGH           |
| D0           | not applicable | reserved                               | not applicable |

### September 1994

### TDA1306T

Preliminary specification

### TDA1306T

#### Volume control

A digital level control is incorporated in the TDA1306T which performs the function of soft mute and attenuation (pseudo-static application mode) or soft mute, attenuation, fade, increment and decrement (microcontroller application mode). The volume control of both channels can be varied in small step changes determined by the value of the internal fade counter where:

audio level = counter × maximum level/120,

where the counter is a 7-bit binary number between 0 and 120. The time taken for mute to vary from 120 to 0 is  $1/120f_s$ . For example, when  $f_s = 44.1$  kHz, the time taken is approximately 3 ms.

VOLUME CONTROL (PSEUDO-STATIC APPLICATION MODE)

In the pseudo-static application mode (APPL = logic 0) the digital audio output level is controlled by APP0 (attenuation) and APP2 (mute) so only the final volume levels full scale, 12 dB (attenuate) and mute (–infinity dB) can be selected. The mute function has priority over the attenuation function. Accordingly, if MUSB is LOW, the state of ATSB has no effect. An example of volume control in this application mode is illustrated in Fig.5.



### TDA1306T

VOLUME CONTROL (MICROCONTROLLER APPLICATION MODE)

In the microcontroller application mode (APPL = logic 1, APP3 = logic 0) the audio output level is controlled by volume control bits ATSB, MUSB, FS, INCR and DECR.

Mute is activated by sending the MUSB command to the mode control register via the microcontroller interface. The audio output level will be reduced to zero in a maximum of 120 steps (depending on the current position of the fade counter) and taking a maximum of 3 ms. Mute, attenuation and full scale are synchronized to prevent operation in the middle of a word.

- The counter is preset to 120 by the full scale command.
- The counter is preset to 30 by the attenuate command when its value is more then 30. If the value of the counter is less than 30 dB the ATSB command has no effect.
- The counter is preset to logic 0 by the mute command MUSB.
- Attenuation (-12 dB) is activated by sending the ATSB command to the fade control register (D7).
- Attenuation and mute are cancelled by sending the full-scale command to the fade control register (Register D3).

To control the fade counter in a continuous way, the INCREMENT and DECREMENT commands are available (fade control Registers D1 and D2). They will increment and decrement the counter by 1 for each register write operation. When issuing more than 1 step-up or step-down command in sequence, the write repeat mode may be used (see microcontroller application mode). An example of volume control in this application mode is illustrated in Fig.6.



### TDA1306T

There are two recommended application situations within the microcontroller mode:

- The customer wants to use the microcontroller interface without the volume setting facility. In this event the operation is as follows:
  - Mute ON; by sending the MUSB command
  - Mute OFF; by sending the FS command
  - Attenuation ON; by sending the ATSB command
  - Attenuation OFF; by sending the FS command.

It is possible to switch from 'Attenuation ON' to 'Mute ON' but not vice-versa.

- Incorporating the volume control feature operates as follows:
  - Mute ON; by sending the MUSB command the microcontroller has to store the previous volume setting
  - Mute OFF; by sending succeeding INCR commands until the previous volume is reached
  - Attenuation ON; by sending succeeding DECR commands until a relative downstep of -12 dB is reached. The microcontroller has to store the previous volume
  - Attenuation OFF; by sending the succeeding INCR commands until the previous volume is reached
  - Volume UP; by sending succeeding INCR commands
  - Volume DOWN; by sending succeeding DECR commands.

#### **De-emphasis**

A digital de-emphasis is implemented in the TDA1306T. By selecting the DEEM bit at register D4 (microcontroller application mode) or activating the APP3 pin (pseudo-static application mode), de-emphasis can be applied by means of an IIR filter. De-emphasis is synchronized to prevent operation in the middle of a word.

#### **Double-speed mode**

The double-speed mode is controlled by the DSMB bit at register D6 (microcontroller application mode) or by activating the APP1 pin (pseudo-static application mode). When the control bit is active LOW the device operates in the double-speed mode.

#### Oversampling filter and noise shaper

The digital filter is a four times oversampling filter. It consists of two sections which each increase the sample rate by 2. The noise-shaper operates on  $4f_s$  and reduces the in-band noise density.

### DAC and operational amplifiers

In this noise shaping filter DAC a special data code and bidirectional current sources are used in order to achieve true low-noise performance. The special data code guarantees that only small values of current flow to the output during small signal passages while larger positive or negative values are generated using the bidirectional current sources. The noise shaping filter-DAC uses the continuous calibration conversion technique.

The operational amplifiers and the internal conversion resistors  $R_{CONV1}$  and  $R_{CONV2}$  convert the DAC current to an output voltage available at  $V_{OL}$  and  $V_{OR}$ . Connecting an external capacitor between FILTCL and  $V_{OL}$ , FILTCR and  $V_{OR}$  respectively provides the required 1st-order post filtering.

# TDA1306T

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL            | PARAMETER                     | CONDITIONS | MIN.  | MAX.  | UNIT |
|-------------------|-------------------------------|------------|-------|-------|------|
| V <sub>DD</sub>   | supply voltage                | note 1     | _     | 7.0   | V    |
| T <sub>xtal</sub> | maximum crystal temperature   |            | _     | +150  | °C   |
| T <sub>stg</sub>  | storage temperature           |            | -65   | +125  | °C   |
| T <sub>amb</sub>  | operating ambient temperature |            | -40   | +85   | °C   |
| V <sub>es</sub>   | electrostatic handling        | note 2     | -2000 | +2000 | V    |
|                   |                               | note 3     | -200  | +200  | V    |

#### Notes

- 1. All  $V_{\text{DD}}$  and  $V_{\text{SS}}$  connections must be made to the same power supply.
- 2. Equivalent to discharging a 100 pF capacitor via a 1.5 k $\Omega$  series resistor.
- 3. Equivalent to discharging a 200 pF capacitor via a 2.5 mH series inductor.

### THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air | 69    | K/W  |

### QUALITY SPECIFICATION

In accordance with *"UZW-BO/FQ-0601"*. The numbers of the quality specification can be found in the *"Quality Reference Handbook"*. The handbook can be ordered using the code 9398 510 63011.

### TDA1306T

### DC CHARACTERISTICS

 $V_{DDD} = V_{DDA} = V_{DDO} = 5 \text{ V}$ ;  $T_{amb} = 25 \text{ °C}$ ; all voltages referenced to ground (pins 2, 9 and 23); unless otherwise specified.

| SYMBOL               | PARAMETER                                                       | CONDITIONS                                                                                  | MIN.                 | TYP.                | MAX.                       | UNIT |
|----------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------|---------------------|----------------------------|------|
| V <sub>DDD</sub>     | digital supply voltage (pin 10)                                 | note 1                                                                                      | 4.5                  | 5.0                 | 5.5                        | V    |
| V <sub>DDA</sub>     | analog supply voltage (pin 1)                                   | note 1                                                                                      | 4.5                  | 5.0                 | 5.5                        | V    |
| V <sub>DDO</sub>     | operational amplifier supply voltage (pin 24)                   | note 1                                                                                      | 4.5                  | 5.0                 | 5.5                        | V    |
| I <sub>DDD</sub>     | digital supply current                                          | f <sub>sys</sub> = 11.28 MHz                                                                | _                    | 5                   | 8                          | mA   |
| I <sub>DDA</sub>     | analog supply current                                           | at digital silence                                                                          | _                    | 3                   | 6                          | mA   |
| I <sub>DDO</sub>     | operational amplifier supply current                            | no operational amplifier load resistor                                                      | _                    | 2                   | 4                          | mA   |
| P <sub>tot</sub>     | total power dissipation                                         | f <sub>sys</sub> = 11.28 MHz; digital<br>silence; no operational<br>amplifier load resistor | -                    | 50                  | 90                         | mW   |
| V <sub>IH</sub>      | HIGH level digital input voltage (pins 3 to 8 and 11 to 17)     |                                                                                             | 0.7V <sub>DDD</sub>  | _                   | V <sub>DDD</sub> + 0.<br>5 | V    |
| V <sub>IL</sub>      | LOW level digital input voltage (pins 3 to 8 and 11 to 17)      |                                                                                             | -0.5                 | _                   | 0.3V <sub>DDD</sub>        | V    |
| R <sub>pd</sub>      | internal pull-down resistor to V <sub>SSD</sub> (pins 3 and 11) |                                                                                             | 17                   | _                   | 134                        | kΩ   |
| I <sub>LI</sub>      | input leakage current                                           |                                                                                             | _                    | _                   | 10                         | μA   |
| C <sub>i</sub>       | input capacitance                                               |                                                                                             | _                    | _                   | 10                         | pF   |
| V <sub>ref</sub>     | reference voltage (pin 22)                                      | with respect to V <sub>SSO</sub>                                                            | 0.45V <sub>DDO</sub> | 0.5V <sub>DDO</sub> | $0.55V_{DDO}$              | V    |
| R <sub>CONV</sub>    | current-to-voltage conversion resistor                          |                                                                                             | 2.4                  | 3.0                 | 3.6                        | kΩ   |
| V <sub>FS(rms)</sub> | full-scale output voltage (RMS value)                           | $R_L > 5 k\Omega$ ; note 2                                                                  | 0.935                | 1.1                 | 1.265                      | V    |
| RL                   | output load resistance                                          |                                                                                             | 5                    | _                   | _                          | kΩ   |

#### Notes

1. All power supply pins ( $V_{DD}$  and  $V_{SS}$ ) must be connected to the same external power supply unit.

2. RL is the AC resistance of the external circuitry connected to the audio outputs of the application circuit.

### TDA1306T

### **AC CHARACTERISTICS (ANALOG)**

 $V_{DDD} = V_{DDA} = V_{DDO} = 5 \text{ V}$ ;  $T_{amb} = 25 \text{ °C}$ ; all voltages referenced to ground (pins 2, 9 and 23); unless otherwise specified.

| SYMBOL            | PARAMETER                                                             | CONDITIONS                                                                                                         | MIN. | TYP.  | MAX. | UNIT |
|-------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
| DACs              |                                                                       |                                                                                                                    |      |       |      | -    |
| SVRR              | supply voltage ripple rejection $V_{\text{DDA}}$ and $V_{\text{DDO}}$ |                                                                                                                    | -    | 40    | -    | dB   |
| $\Delta G_v$      | unbalance between the 2<br>DAC voltage outputs<br>(pins 18 and 21)    | maximum volume                                                                                                     | _    | _     | 0.5  | dB   |
| α <sub>ct</sub>   | crosstalk between the 2 DAC<br>voltage outputs<br>(pins 18 and 21)    | one output digital silence<br>the other maximum volume                                                             | _    | -110  | -85  | dB   |
| (THD + N)/S       | total harmonic distortion<br>plus noise-to-signal ratio               | at 0 dB signal level;<br>f <sub>i</sub> = 1 kHz                                                                    | -    | -70   | -    | dB   |
|                   |                                                                       |                                                                                                                    | _    | 0.032 | -    | %    |
|                   |                                                                       | at –60 dB signal level;<br>f <sub>i</sub> = 1 kHz                                                                  | -    | -42   | -32  | dB   |
|                   |                                                                       |                                                                                                                    | _    | 0.8   | 2.5  | %    |
| S/N <sub>ds</sub> | signal-to-noise ratio at digital silence                              | no signal; A-weighted                                                                                              | -    | -108  | -96  | dB   |
| Operational a     | amplifiers                                                            |                                                                                                                    |      |       |      |      |
| G <sub>v</sub>    | open-loop voltage gain                                                |                                                                                                                    | _    | 85    | -    | dB   |
| PSRR              | power supply rejection ratio                                          | f <sub>ripple</sub> = 3 kHz;<br>V <sub>ripple</sub> = 100 mV (p-p);<br>A-weighted                                  | -    | 90    | -    | dB   |
| (THD + N)/S       | total harmonic distortion plus noise-to-signal ratio                  | $\label{eq:RL} \begin{split} R_L &> 5 \; k\Omega;  f_i = 1 \; kHz; \\ V_o &= 2.8 \; V \; (p\text{-}p) \end{split}$ | -    | -100  | -    | dB   |
| f <sub>UG</sub>   | unity gain frequency                                                  | open loop                                                                                                          | _    | 4.5   | -    | MHz  |
| Z <sub>o</sub>    | AC output impedance                                                   | $R_L > 5 k\Omega$                                                                                                  | -    | 1.5   | 150  | Ω    |

### TDA1306T

### **AC CHARACTERISTICS (DIGITAL)**

 $V_{DDD} = V_{DDA} = V_{DDO}$  4.5 to 5.5 V; all voltages referenced to ground (pins 2, 9 and 23);  $T_{amb} = -40$  to +85 °C; unless otherwise specified.

| SYMBOL            | PARAMETER                               | CONDITIONS                                                  | MIN. | TYP. | MAX.             | UNIT |
|-------------------|-----------------------------------------|-------------------------------------------------------------|------|------|------------------|------|
| T <sub>WX</sub>   | clock cycle time                        | f <sub>sys</sub> = 384f <sub>s</sub> ; normal speed         | 54.2 | 59.1 | 104              | ns   |
|                   |                                         | $f_{sys} = 192f_s$ ; double speed                           | 54.2 | 59.1 | 104              | ns   |
|                   |                                         | f <sub>sys</sub> = 256f <sub>s</sub> ; normal speed         | 81.3 | 88.6 | 156              | ns   |
|                   |                                         | $f_{sys} = 128f_s$ ; double speed                           | 81.3 | 88.6 | 156              | ns   |
| t <sub>CWL</sub>  | f <sub>sys</sub> LOW level pulse width  |                                                             | 22   | _    | -                | ns   |
| t <sub>CWH</sub>  | f <sub>sys</sub> HIGH level pulse width |                                                             | 22   | _    | —                | ns   |
| Serial input      | t data timing (see Fig.8)               |                                                             | •    |      | •                | •    |
| fs                | word select input audio                 | normal speed                                                | 25   | 44.1 | 48               | kHz  |
|                   | sample frequency                        | double speed                                                | 50   | 88.2 | 96               | kHz  |
| f <sub>BCK</sub>  | clock input frequency                   | f <sub>sys</sub> = 384f <sub>s</sub> ; normal speed; note 1 | -    | _    | 64f <sub>s</sub> | kHz  |
|                   | (data input rate)                       | $f_{sys} = 192f_s$ ; double speed; note 1                   | -    | _    | 64fs             | kHz  |
|                   |                                         | f <sub>sys</sub> = 256f <sub>s</sub> ; normal speed         | -    | -    | 64fs             | kHz  |
|                   |                                         | $f_{sys} = 128f_s$ ; double speed; note 2                   | -    | _    | 48f <sub>s</sub> | kHz  |
| t <sub>r</sub>    | rise time                               |                                                             | -    | _    | 20               | ns   |
| t <sub>f</sub>    | fall time                               |                                                             | _    | _    | 20               | ns   |
| t <sub>H</sub>    | bit clock HIGH time                     |                                                             | 55   | _    | _                | ns   |
| tL                | bit clock LOW time                      |                                                             | 55   | _    | _                | ns   |
| t <sub>su</sub>   | data set-up time                        |                                                             | 20   | _    | _                | ns   |
| t <sub>h</sub>    | data hold time                          |                                                             | 10   | _    | -                | ns   |
| t <sub>suWS</sub> | word select set-up time                 |                                                             | 20   | _    | _                | ns   |
| t <sub>hWS</sub>  | word select hold time                   |                                                             | 10   | _    | _                | ns   |
| Microcontre       | oller interface timing (see Fig.        | 9)                                                          |      |      |                  |      |
| tL                | input LOW time                          |                                                             | 2    | -    | -                | μs   |
| t <sub>H</sub>    | Input HIGH time                         |                                                             | 2    | -    | -                | μs   |
| t <sub>suDC</sub> | set-up time DATA to CLOCK               |                                                             | 1    | _    | -                | μs   |
| t <sub>hCD</sub>  | hold time CLOCK to DATA                 |                                                             | 1    | _    | _                | μs   |
| t <sub>suCR</sub> | set-up time CLOCK to RAB                |                                                             | 1    | _    | -                | μs   |

#### Notes

1. A clock frequency of up to 96fs is possible in the event of a rising edge of BCK occurring during SYSCLK = LOW.

2. A clock frequency of up to 64fs is possible in the event of a rising edge of BCK occurring during SYSCLK = LOW.



**Philips Semiconductors** 

# TDA1306T

### TDA1306T





# TDA1306T

### TEST AND APPLICATION INFORMATION

### Filter characteristics

**Table 4** Digital filter specification ( $f_s = 44.1 \text{ kHz}$ ).

| BAND         | ATTENUATION |
|--------------|-------------|
| 0 to 19 kHz  | < 0.001 dB  |
| 19 to 20 kHz | < 0.03 dB   |
| 24 kHz       | > 25 dB     |
| 25 to 35 kHz | > 40 dB     |
| 35 to 64 kHz | > 50 dB     |
| 64 to 68 kHz | > 31 dB     |
| 68 kHz       | > 35 dB     |
| 69 to 88 kHz | > 40 dB     |

**Table 5** Digital filter phase distortion ( $f_s = 44.1 \text{ kHz}$ ).

| BAND        | PHASE DISTORTION |
|-------------|------------------|
| 0 to 16 kHz | < ±1°            |

# TDA1306T

### PACKAGE OUTLINE



### TDA1306T

### SOLDERING

#### Plastic small-outline packages

BY WAVE

During placement and before soldering, the component must be fixed with a droplet of adhesive. After curing the adhesive, the component can be soldered. The adhesive can be applied by screen printing, pin transfer or syringe dispensing.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder bath is 10 s, if allowed to cool to less than 150 °C within 6 s. Typical dwell time is 4 s at 250 °C.

A modified wave soldering technique is recommended using two solder waves (dual-wave), in which a turbulent wave with high upward pressure is followed by a smooth laminar wave. Using a mildly-activated flux eliminates the need for removal of corrosive residues in most applications.

#### BY SOLDER PASTE REFLOW

Reflow soldering requires the solder paste (a suspension of fine solder particles, flux and binding agent) to be

applied to the substrate by screen printing, stencilling or pressure-syringe dispensing before device placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt, infrared, and vapour-phase reflow. Dwell times vary between 50 and 300 s according to method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 min at 45 °C.

REPAIRING SOLDERED JOINTS (BY HAND-HELD SOLDERING IRON OR PULSE-HEATED SOLDER TOOL)

Fix the component by first soldering two, diagonally opposite, end pins. Apply the heating tool to the flat part of the pin only. Contact time must be limited to 10 s at up to  $300 \,^{\circ}$ C. When using proper tools, all other pins can be soldered in one operation within 2 to 5 s at between 270 and 320  $^{\circ}$ C. (Pulse-heated soldering is not recommended for SO packages.)

For pulse-heated solder tool (resistance) soldering of VSO packages, solder is applied to the substrate by dipping or by an extra thick tin/lead plating before package placement.

#### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |

#### Application information

Where application information is given, it is advisory and does not form part of the specification.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

# TDA1306T

NOTES

# TDA1306T

NOTES

# TDA1306T

NOTES

### Philips Semiconductors – a worldwide company

Argentina: IEROD, Av. Juramento 1992 - 14.b, (1428) BUENOS AIRES, Tel. (541)786 7633, Fax. (541)786 9367 Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. (02)805 4455, Fax. (02)805 4466 Austria: Triester Str. 64, A-1101 WIEN, P.O. Box 213, Tel. (01)60 101-1236, Fax. (01)60 101-1211 Belgium: Postbus 90050, 5600 PB EINDHOVEN, The Netherlands, Tel. (31)40 783 749, Fax. (31)40 788 399 Brazil: Rua do Rocio 220 - 5<sup>th</sup> floor, Suite 51, CEP: 04552-903-SÃO PAULO-SP, Brazil. P.O. Box 7383 (01064-970) Tel. (011)821-2333, Fax. (011)829-1849 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS: Tel. (800) 234-7381, Fax. (708) 296-8556 Chile: Av. Santa Maria 0760, SANTIAGO, Tel. (02)773 816, Fax. (02)777 6730 Colombia: IPRELENSO LTDA, Carrera 21 No. 56-17, 77621 BOGOTA, Tel. (571)249 7624/(571)217 4609, Fax. (571)217 4549 Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. (032)88 2636, Fax. (031)57 1949 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. (9)0-50261, Fax. (9)0-520971 France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex, Tel. (01)4099 6161, Fax. (01)4099 6427 Germany: P.O. Box 10 63 23, 20043 HAMBURG, Tel. (040)3296-0, Fax. (040)3296 213. Greece: No. 15, 25th March Street, GR 17778 TAVROS, Tel. (01)4894 339/4894 911, Fax. (01)4814 240 Hong Kong: PHILIPS HONG KONG Ltd., 6/F Philips Ind. Bldg., 24-28 Kung Yip St., KWAI CHUNG, N.T., Tel. (852)424 5121, Fax. (852)428 6729 India: Philips INDIA Ltd, Shivsagar Estate, A Block , Dr. Annie Besant Rd. Worli, Bombay 400 018 Tel. (022)4938 541, Fax. (022)4938 722 Indonesia: Philips House, Jalan H.R. Rasuna Said Kav. 3-4, P.O. Box 4252, JAKARTA 12950, Tel. (021)5201 122, Fax. (021)5205 189 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. (01)640 000, Fax. (01)640 200 Italy: PHILIPS SEMICONDUCTORS S.r.I. Piazza IV Novembre 3, 20124 MILANO Tel. (0039)2 6752 2531, Fax. (0039)2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. (03)3740 5028, Fax. (03)3740 0580 Korea: (Republic of) Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. (02)794-5011, Fax. (02)798-8022 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. (03)750 5214, Fax. (03)757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TX 79905, Tel. 9-5(800)234-7381, Fax. (708)296-8556 Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB Tel. (040)783749, Fax. (040)788399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. (09)849-4160, Fax. (09)849-7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. (022)74 8000, Fax. (022)74 8341

Pakistan: Philips Electrical Industries of Pakistan Ltd., Exchange Bldg. ST-2/A, Block 9, KDA Scheme 5, Clifton, KARACHI 75600, Tel. (021)587 4641-49, Fax. (021)577035/5874546. Philippines: PHILIPS SEMICONDUCTORS PHILIPPINES Inc, 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. (02)810 0161, Fax. (02)817 3474 Portugal: PHILIPS PORTUGUESA, S.A. Rua dr. António Loureiro Borges 5, Arquiparque - Miraflores, Apartado 300, 2795 LINDA-A-VELHA, Tel. (01)4163160/4163333, Fax. (01)4163174/4163366. Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. (65)350 2000, Fax. (65)251 6500 South Africa: S.A. PHILIPS Pty Ltd. 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. (011)470-5911, Fax. (011)470-5494. Spain: Balmes 22, 08007 BARCELONA, Tel. (03)301 6312, Fax. (03)301 42 43 Sweden: Kottbygatan 7, Akalla. S-164 85 STOCKHOLM, Tel. (0)8-632 2000, Fax. (0)8-632 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. (01)488 2211, Fax. (01)481 77 30 Taiwan: PHILIPS TAIWAN Ltd., 23-30F, 66, Chung Hsiao West Road, Sec. 1. Taipeh, Taiwan ROC, P.O. Box 22978, TAIPEI 100, Tel. (02)388 7666, Fax. (02)382 4382. Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, Bangkok 10260, THAILAND, Tel. (662)398-0141, Fax. (662)398-3319. Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. (0212)279 2770, Fax. (0212)269 3094 United Kingdom: Philips Semiconductors LTD. 276 Bath road, Hayes, MIDDLESEX UB3 5BX, Tel. (081)73050000, Fax. (081)7548421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. (800)234-7381, Fax. (708)296-8556 Uruguay: Coronel Mora 433, MONTEVIDEO, Tel. (02)70-4044, Fax. (02)92 0601

For all other countries apply to: Philips Semiconductors, International Marketing and Sales, Building BE-p, P.O. Box 218, 5600 MD, EINDHOVEN, The Netherlands, Telex 35000 phtcnl, Fax. +31-40-724825

SCD35 © Philips Electronics N.V. 1994

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

# **Philips Semiconductors**



