# ST72671 # 8-BIT USB MCUs WITH 16K TO 32K ROM/OTP/EPROM, 512 BYTES TO 1K RAM, ADC, DAC (PWM), TIMER, PC AND SCI PRODUCT PREVIEW - User Program Memory ROM/OTP/EPROM: 16K to 32K bytes - Data RAM: 512 bytes to 1K byte (256 bytes stack) - Master Reset and Power on/off reset - Run, Wait, Slow, Halt and RAM Retention modes - USB (Universal Serial Bus) with 2 endpoints including: - Integrated 3.3V voltage regulator - Integrated Transceiver - Suspend and Resume operations - 32 I/O lines - 5 programmable interrupt inputs - 8 high sink outputs - 8 analog alternate inputs - 18 alternate functions - EMI filtering - Programmable Watchdog (WDG) - 16-bit Timer, featuring: - 2 Input Captures - 2 Output Compares (with 1 output pin) - PWM and Pulse Generator modes - 8-bit Analog to Digital Converter with 8 channels on port B - Four 10-bit and one 12-bit Digital to Analog Converter Channels with PWM output - Fast I<sup>2</sup>C Multi Master Interface - Serial Communications Interface (SCI) - 63 basic instructions - 17 main address modes - 8x8 unsigned multiply instruction - True bit manipulation - Complete Development Support on PC/DOS-WINDOWS<sup>TM</sup> Real-Time Emulator - Full Software Package on DOS/WINDOWS<sup>M</sup> (C-Compiler, Cross-Assembler, Debugger) #### **Device Summary** | Features | ST72671N4 | ST72671N6 | | |-----------------------|---------------------------|-----------|--| | Program memory -bytes | 16K | 32K | | | RAM (stack) - bytes | 512 (256) | 1K (256) | | | USB | 2 end | points | | | 10-Bit D/A Converter | 4 cha | nnels | | | 12-Bit D/A Converter | 1 cha | annel | | | A/D Converter | 8 channels | | | | 16-Bit Timer | 1 | | | | I <sup>2</sup> C Bus | 1 multimaster | | | | I/Os | 3 | 4 | | | Operating Supply | 4.0 to 5.5 V | | | | CPU Frequency | 8 MHz max (24 MHz quartz) | | | | Temperature Range | 0°C to | + 70°C | | | Package | QFP64 - | SDIP56 | | Rev. 1.1 March 1998 1/101 # ——— Table of Contents —— | ST72 | 2671 | 1 | |--------|---------------------------------------------|----| | 1 GEN | ERAL DESCRIPTION | 4 | | 1.1 | INTRODUCTION | 4 | | 1.2 | PIN DESCRIPTION | 5 | | 1.3 | MEMORY MAP | 8 | | | TRAL PROCESSING UNIT | | | | INTRODUCTION | | | | MAIN FEATURES | | | | CPU REGISTERS | | | | CKS, RESET, INTERRUPTS & POWER SAVING MODES | | | | CLOCK SYSTEM | | | 3.1 | | | | | 3.1.1 General Description | | | 2.2 | 3.1.2 External Clock | | | 3.2 | | | | | 3.2.1 Introduction | | | | 3.2.2 External Reset | | | | 3.2.4 Power-on Reset | | | 3 3 | INTERRUPTS | | | | POWER SAVING MODES | | | 3.4 | | | | | 3.4.1 Introduction | | | | 3.4.2 Slow Mode | | | | 3.4.4 Halt Mode | | | | 3.4.5 Register Description | | | 4 ON-0 | CHIP PERIPHERALS | | | | I/O PORTS | | | | 4.1.1 Introduction | | | | 4.1.2 Functional Description | | | | 4.1.3 Register Description | | | 4.2 | WATCHDOG TIMER (WDG) | | | | 4.2.1 Introduction | | | | 4.2.2 Main Features | | | | 4.2.3 Functional Description | | | | 4.2.4 Register Description | | | 4.3 | 16-BIT TIMER | 31 | | | 4.3.1 Introduction | 31 | | | 4.3.2 Main Features | 31 | | | 4.3.3 Functional Description | 31 | | | 4.3.4 Register Description | 41 | | 4.4 | USB INTERFACE (USB) | 46 | | | 4.4.1 Introduction | 46 | | | 4.4.2 Main Features | | | | 4.4.3 Functional Description | | | | 4.4.4 Register Description | 47 | # Table of Contents | 4.5 | 4.4.5 Programming Considerations | | |-------|----------------------------------------|------| | | 4.5.1 Introduction | | | | 4.5.2 Main Features | | | | 4.5.3 General Description | | | | 4.5.4 Functional Description | | | | 4.5.5 Register Description | .59 | | 4.6 | SERIAL COMMUNICATIONS INTERFACE (SCI) | . 64 | | | 4.6.1 Introduction | | | | 4.6.2 Main Features | | | | 4.6.3 General Description | | | | 4.6.4 Functional Description | | | 4 7 | 4.6.5 Register Description | | | 4.7 | 7 PWM/BRM GENERATOR (DAC) | | | | 4.7.1 Introduction | | | | 4.7.3 Functional Description | | | | 4.7.4 Register Description | | | 4.8 | 8 8-BIT A/D CONVERTER (ADC) | | | | 4.8.1 Introduction | | | | 4.8.2 Main Features | | | | 4.8.3 Functional Description | .82 | | | 4.8.4 Register Description | | | | TRUCTION SET | | | 5.1 | 1 ST7 ADDRESSING MODES | | | | 5.1.1 Inherent | | | | 5.1.2 Immediate | | | | 5.1.3 Direct | | | | 5.1.4 Indexed (No Offset, Short, Long) | | | | 5.1.6 Indirect Indexed (Short, Long) | | | | 5.1.7 Relative mode (Direct, Indirect) | | | 5.2 | 2 INSTRUCTION GROUPS | | | 6 ELE | ECTRICAL CHARACTERISTICS | .90 | | 6.1 | 1 ABSOLUTE MAXIMUM RATINGS | .90 | | 6.2 | 2 RECOMMENDED OPERATING CONDITIONS | . 91 | | 6.3 | 3 DC ELECTRICAL CHARACTERISTICS | . 92 | | 6.4 | 4 A/D CONVERTER CHARACTERISTICS | . 93 | | | 5 PWM (DAC) CHARACTERISTICS | | | | 6.5.1 I2C CHARACTERISTICS | | | 7 GEI | NERAL INFORMATION | | | 7.1 | 1 EPROM ERASURE | .96 | | 7.2 | 2 PACKAGE MECHANICAL DATA | .97 | | | 3 ORDERING INFORMATION | | | | 7.3.1 Transfer Of Customer Code | | | | | | #### 1 GENERAL DESCRIPTION #### 1.1 INTRODUCTION The ST72671 HCMOS microcontroller unit is a member of the ST7 family with an integrated USB interface. It is based around an industry standard 8-bit core and offers an enhanced instruction set. The processor runs with an external clock up to 24 MHz with a 5V supply. Due to the fully static design of this device, operation down to DC is possible. Under software control the ST72671 can be placed in WAIT, SLOW or HALT mode thus reducing power consumption. The enhanced instruction set and addressing modes afford real programming potential In addition to standard 8-bit data management the ST7 features true bit manipulation, 8x8 unsigned multiplication and indirect addressing modes on the whole memory. The device includes an on-chip oscillator, CPU, 16K to 32K ROM/OTP/EPROM, 512 to 1K RAM, USB, 32 I/O lines, a Timer with 2 Input Captures and 2 Output Compares, an 8-channel A/D Converter, an PC multimaster, an SCI Serial Communications Interface, a Watchdog Reset, four 10-bit and one 12-bit D/A Converter channels with PWM output. Figure 1. ST72671 Block Diagram #### 1.2 PIN DESCRIPTION Figure 2. 64-Pin QFP Package Pinout Figure 3. 56-Pin SDIP Package Pinout Note: Several pins of the I/O ports assume software programmable alternate functions as shown in the pin description. # PIN DESCRIPTION (Cont'd) Table 1. ST72671N Pin Description | Pin n°<br>QFP64 | Pin n°<br>SDIP56 | Pin Name | Туре | Description | Remarks | |-----------------|------------------|--------------------|------|----------------------------------------------------------------------------------------------------------------------|---------------------------------| | 1 | | NC | | Not Connected | | | 2 | 22 | PD6 | I/O | Port D6 | | | 3 | 23 | PD5 | I/O | Port D5 or Interrupt falling edge detector input | External Interrupt: EI0 | | 4 | 24 | PD4 | I/O | Port D4 or Interrupt falling edge detector input | External Interrupt: EI1 | | 5 | 25 | PD3 | I/O | Port D3 or Interrupt falling edge detector input | External Interrupt: El2 | | 6 | 26 | PD2 | I/O | Port D2 | | | 7 | 27 | PD1 | I/O | Port D1 | | | 8 | 28 | PD0 | I/O | Port D0 | | | 9 | 29 | V <sub>SS</sub> | S | Ground | | | 10 | 30 | ICAP2 | | Timer Input Capture 2 with 256 prescaler | Not for general purpose I/O | | 11 | 31 | $V_{DD}$ | S | Main power supply | | | 12 | 32 | PC0/OCMP | I/O | Port C0 or Timer Output Compare | | | 13 | 33 | PC1 | I/O | Port C1 | | | 14 | 34 | PC2 | I/O | Port C2 or Interrupt falling edge detector input | External Interrupt: EI4 | | 15 | 35 | PC3 | I/O | Port C3 | | | 16 | | NC | | Not Connected | | | 17 | | NC | | Not Connected | | | 18 | 36 | PC4/SCLI | I/O | Port C4 or I <sup>2</sup> C Serial Clock | | | 19 | 37 | PC5/SDAI | I/O | Port C5 or I <sup>2</sup> C Serial Data | | | 20 | 38 | PC6/RDI | I/O | Port C6 or SCI Receive Data Input | | | 21 | 39 | PC7/TDO | I/O | Port C7 or SCI Transmit Data Output | | | 22 | 40 | USBGND | S | USB ground | | | 23 | 41 | USBDM | I/O | USB bidirectional data | | | 24 | 42 | USBDP | I/O | USB bidirectional data | | | 25 | 43 | USBV <sub>CC</sub> | S | USB power supply (output, 3.3V+/- 10%). This p decoupling capacitor to ground, and can be only USB pull-up resistor. | | | 26 | 44 | OSCOUT | 0 | Input/Output Oscillator pin. These pins connect | a parallel-resonant crystal, or | | 27 | 45 | OSCIN | ı | an external source to the on-chip oscillator. | | | 28 | 46 | PA7 | I/O | Port A7 | High Sink | | 29 | 47 | PA6 | I/O | Port A6 | High Sink | | 30 | 48 | PA5 | I/O | Port A5 | High Sink | | 31 | 49 | PA4 | I/O | Port A4 | High Sink | | 32 | | NC | | Not Connected | | | 33 | | NC | | Not Connected | | | 34 | 50 | PA3 | I/O | Port A3 | High Sink | | 35 | 51 | PA2 | I/O | Port A2 | High Sink | | | | | | | <u> </u> | | Pin n°<br>QFP64 | Pin n°<br>SDIP56 | Pin Name | Туре | Description | Remarks | |-----------------|------------------|----------------------|------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | 36 | 52 | PA1 | I/O | Port A1 | High Sink | | 37 | 53 | PA0 | I/O | Port A0 | High Sink | | 38 | 54 | RESET | I/O | Bidirectional. Active low. Top priority non maskable interrupt. | Can be used to reset external peripherals. | | 39 | 55 | NU | | Non User Pin. Must be connected to V <sub>CC</sub> | | | 40 | 56 | TEST/V <sub>PP</sub> | S | Test mode pin. In the EPROM programming mode, this pin acts as the programming voltage input V <sub>PP</sub> . | This pin should be tied low in user mode | | 41 | 1 | DA0 | 0 | 12-bit D/A (PWM output) | | | 42 | 2 | DA1 | 0 | 10-bit D/A (PWM output) | | | 43 | 3 | DA2 | 0 | 10-bit D/A (PWM output) | For analog controls, after external filtering | | 44 | 4 | DA3 | 0 | 10-bit D/A (PWM output) | external internig | | 45 | 5 | DA4 | 0 | 10-bit D/A (PWM output) | | | 46 | 6 | NU | | Non User pin. Must be left unconnected | | | 47 | 7 | NU | | Non User pin. Must be left unconnected | | | 48 | 8 | NU | | Non User pin. Must be left unconnected | | | 49 | 9 | NU | | Non User pin. Must be left unconnected | | | 50 | | NC | | Not Connected | | | 51 | | NC | | Not Connected | | | 52 | 10 | V <sub>SSA</sub> | S | Ground for analog peripheral (ADC) | Must be connected externally to $V_{\rm SS}$ | | 53 | 11 | V <sub>DDA</sub> | S | Power Supply for analog peripheral (ADC) | Must be connected externally to $V_{\mbox{\scriptsize DD}}$ | | 54 | 12 | PB7/AIN7 | I/O | Port B7 or ADC analog input 7 | | | 55 | 13 | PB6/AIN6 | I/O | Port B6 or ADC analog input 6 | | | 56 | 14 | PB5/AIN5 | I/O | Port B5 or ADC analog input 5 | | | 57 | 15 | PB4/AIN4 | I/O | Port B4 or ADC analog input 4 | | | 58 | 16 | PB3/AIN3 | I/O | Port B3 or ADC analog input 3 | | | 59 | 17 | PB2/AIN2 | I/O | Port B2 or ADC analog input 2 | | | 60 | 18 | PB1/AIN1 | I/O | Port B1 or ADC analog input 1 | | | 61 | 19 | PB0/AIN0 | I/O | Port B0 or ADC analog input 0 | | | 62 | 20 | ICAP1 | | Timer Input Capture 1 | Not for general purpose I/O | | 63 | 21 | PD7 | I/O | Port D7 or Interrupt rising edge detector input | External Interrupt: EI3 | | 64 | | NC | | Not Connected | | Note: S=Supply #### 1.3 MEMORY MAP Figure 4. Program Memory Map **Table 2. Interrupt Vector Map** | Vector Address | Description | Remarks | |----------------|---------------------------------------|--------------------| | FFE0-FFE1h | USB Interrupt Vector | Internal Interrupt | | FFE2-FFE3h | SCI Interrupt Vector | u | | FFE4-FFE5h | I <sup>2</sup> C Interrupt Vector | u | | FFE6-FFE7h | Timer Overflow Interrupt Vector | u | | FFE8-FFE9h | Timer Output Compare Interrupt Vector | u | | FFEA-FFEBh | Timer Input Capture Interrupt Vector | u | | FFEC-FFEDh | Reserved | | | FFEE-FFEFh | EI4 Interrupt Vector | External Interrupt | | FFF0-FFF1h | EI0 Interrupt Vector | u | | FFF2-FFF3h | EI1 Interrupt Vector | u | | FFF4-FFF5h | EI2 Interrupt Vector | u | | FFF6-FFF7h | EI3 Interrupt Vector | u | | FFF8-FFF9h | Reserved | | | FFFA-FFFBh | USB End Suspend Interrupt Vector | Internal Interrupt | | FFFC-FFFDh | TRAP Interrupt Vector | Software interrupt | | FFFE-FFFFh | RESET Vector | CPU Interrupt | 57 # MEMORY MAP (Cont'd) **Table 3. Hardware Register Memory Map** | Address | Block | Register Label | Register Name | Reset Status | Remarks | |----------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0000h<br>0001h | Port A | PADR<br>PADDR | Port A Data Register Port A Data Direction Register | 00h<br>00h | R/W<br>R/W | | 0002h<br>0003h | Port C | PCDR<br>PCDDR | Port C Data Register Port C Data Direction Register | 00h<br>00h | R/W<br>R/W | | 0004h<br>0005h | Port D | PDDR<br>PDDDR | Port D Data Register Port D Data Direction Register | 00h<br>00h | R/W<br>R/W | | 0006h<br>0007h<br>0008h | Port B | PBDR<br>PBDDR<br>PBICFGR | Port B Data Register Port B Data Direction Register Port B Input Pull-Up Configuration Register | 00h<br>00h<br>00h | R/W<br>R/W<br>R/W | | 0009h | | MISCR | Miscellaneous Register | 00h | R/W | | 000Ah<br>000Bh | ADC | ADCDR<br>ADCCSR | ADC Data Register ADC Control Status register | 00h<br>00h | Read only<br>R/W | | 000Ch | WDG | WDGCR | Watchdog Control Register | 7Fh | R/W | | 000Dh to<br>000Fh | | | Reserved Area (3 bytes) | | | | 00010h | ITR | ITRFRE | Interrupt Register | 00h | R/W | | 0011h<br>0012h<br>0013h<br>0014h<br>0015h<br>0016h<br>0017h<br>0018h<br>0019h<br>001Ah<br>001Bh<br>001Ch<br>001Dh<br>001Fh | TIM | TIMCR2 TIMCR1 TIMSR TIMIC1HR TIMIC1LR TIMOC1HR TIMOC1LR TIMCHR TIMCHR TIMCLR TIMCLR TIMACHR TIMACLR TIMACLR TIMIC2HR TIMIC2HR TIMIC2LR TIMIC2LR TIMIC2LR | IMCR2 IMCR1 IMSR Imer Control Register 2 IMSR IMIC1HR IMIC1HR Imer Input Capture 1 High Register IMOC1HR IMOC1HR Imer Output Compare 1 High Register IMOC1LR IMOC1LR Imer Output Compare 1 Low Register IMCHR IMCHR IMCHR Imer Counter High Register IMCHR IMCLR IMCHR IMCHR Imer Counter Low Register IMCHR IMCHR Imer Alternate Counter High Register IMACHR IMACHR Imer Alternate Counter Low Register IMCHR IMC2HR IMIC2HR Imer Input Capture 2 High Register IMC2HR IMCC2HR IMCC2HR IMCC2HR IMCC2HR IMCOC2HR IMCOTTONIC TOTAL T | | R/W R/W Read only Read only Read only R/W R/W Read only ReAM R/W R/W | | 0020h<br>0021h | | | Reserved Area (2 bytes) | | | | 0022h<br>0023h | | PWM0<br>BRM0 | 12-BIT PWM Register<br>12-BIT BRM Register | 80h<br>C0h | R/W<br>R/W | | 0024h<br>0025h<br>0026h<br>0027h<br>0028h<br>0029h | DAC | PWM1<br>BRM21<br>PWM2<br>PWM3<br>BRM43<br>PWM4 | 10-BIT PWM / BRM Registers | | R/W<br>R/W<br>R/W<br>R/W<br>R/W | | 002Ah to<br>002Fh | | | Reserved Area (6 bytes) | • | | | Address | Block | Register Label | Register Name | Reset Status | Remarks | |-------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------| | 0030h<br>0031h<br>0032h<br>0033h<br>0034h | SCI | SCISR<br>SCIDR<br>SCIBRR<br>SCICR1<br>SCICR2 | SCI Status Register SCI Data Register SCI Baud Rate Register SCI Control Register 1 SCI Control Register 2 | C0h<br>xxh<br>00xx xxxx<br>xxh<br>00h | Read only<br>R/W<br>R/W<br>R/W<br>R/W | | 0035h<br>0036h<br>0037h<br>0038h<br>0039h<br>003Ah<br>003Bh<br>003Ch<br>003Dh<br>003Eh<br>003Fh | USB | USBPIDR USBDMAR USBIDR USBISTR USBIMR USBCTLR USBDADDR USBEPORA USBEPORB USBEP1RA USBEP1RB | USB PID Register USB DMA address Register USB Interrupt/DMA Register USB Interrupt Status Register USB Interrupt Mask Register USB Control Register USB Device Address Register USB Endpoint 0 Register A USB Endpoint 1 Register A USB Endpoint 1 Register B | xx00 0000<br>xxh<br>x0h<br>00h<br>00h<br>06h<br>00h<br>0xh<br>80h<br>0xh | Read only R/W | | 0040h to<br>0042h | | | Reserved Area (3 bytes) | | | | 0043h | TIM | CONFIG | ICAP Configuration Warning: Write 0Ch in this register to use the ICAP1 and ICAP2 functions. | 08h | R/W | | 0044h to<br>0058h | | | Reserved Area (21 bytes) | | | | 0059h<br>005Ah<br>005Bh<br>005Ch<br>005Dh<br>005Eh<br>005Fh | l <sup>2</sup> C | I2CDR I2COAR I2CCCR I2CSR2 I2CSR1 I2CCR | I <sup>2</sup> C Data Register Reserved I <sup>2</sup> C (7 Bits) Slave Address Register I <sup>2</sup> C Clock Control Register I <sup>2</sup> C Status Register 2 I <sup>2</sup> C Status Register 1 I <sup>2</sup> C Control Register | 00h<br>00h<br>00h<br>00h<br>00h<br>00h | R/W<br>R/W<br>Read only<br>Read only<br>R/W | | 0060h to<br>007Fh | | | Reserved Area (32 bytes) | | | #### **2 CENTRAL PROCESSING UNIT** #### 2.1 Introduction This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8-bit data manipulation. #### 2.2 Main Features - Enable executing 63 basic instructions - Fast 8-bit by 8-bit multiply - 17 main addressing modes (with indirect addressing mode) - Two 8-bit index registers - 16-bit stack pointer - 8 MHz CPU internal frequency - Low power modes - Maskable hardware interrupts - Non-maskable software interrupt ## 2.3 CPU Registers The 6 CPU registers shown in Figure 5 are not present in the memory mapping and are accessed by specific instructions. #### Accumulator (A) The Accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data. #### Index Registers (X and Y) In indexed addressing modes, these 8-bit registers are used to create either effective addresses or temporary storage areas for data manipulation. (The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.) The Y register is not affected by the interrupt automatic procedures (not pushed to and popped from the stack). #### **Program Counter (PC)** The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High which is the MSB). Figure 5. CPU Registers # CENTRAL PROCESSING UNIT(Cont'd) Condition Code Register (CC) Read/Write Reset Value: 111x1010 | 7 | | | | | | | 0 | |---|---|---|---|---|---|---|---| | 1 | 1 | 1 | Н | I | N | Z | С | The 8-bit Condition Code register contains the interrupt mask and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH and POP instructions. These bits can be individually tested and/or controlled by specific instructions. #### Bit $4 = \mathbf{H}$ Half carry. This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU during an ADD or ADC instruction. It is reset by hardware during the same instructions. 0: No half carry has occurred. 1: A half carry has occurred. This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines #### bit 3 = I Interrupt mask This bit is set by hardware when entering in interrupt or by software to disable all interrupts except the TRAP software interrupt. This bit is cleared by software. 0: Interrupts are enabled. 1: Interrupts are disabled. This bit is controlled by the RIM, SIM and IRET instructions and is tested by the JRM and JRNM instructions. **Note:** Interrupts requested while I is set are latched and can be processed when I is cleared. By default an interrupt routine is not interruptable because the I bit is set by hardware when you en- ter it and reset by the IRET instruction at the end of the interrupt routine. If the I bit is cleared by software in the interrupt routine, pending interrupts are serviced regardless of the priority level of the current interrupt routine. #### Bit 2 = N Negative. This bit is set and cleared by hardware. It is representative of the result sign of the last arithmetic, logical or data manipulation. It is a copy of the 7h bit of the result. 0: The result of the last operation is positive or null. 1: The result of the last operation is negative (i.e. the most significant bit is a logic 1). This bit is accessed by the JRMI and JRPL instructions. #### Bit $1 = \mathbf{Z} Zero$ . This bit is set and cleared by hardware. This bit indicates that the result of the last arithmetic, logical or data manipulation is zero. - 0: The result of the last operation is different from - 1: The result of the last operation is zero. This bit is accessed by the JREQ and JRNE test instructions. #### Bit 0 = **C** Carry/borrow. This bit is set and cleared by hardware and software. It indicates an overflow or an underflow has occurred during the last arithmetic operation. - 0: No overflow or underflow has occurred. - 1: An overflow or underflow has occurred. This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC instructions. It is also affected by the "bit test and branch", shift and rotate instructions. # **CENTRAL PROCESSING UNIT**(Cont'd) Stack Pointer (SP) Read/Write Reset Value: 01 FFh The Stack Pointer is a 16-bit register which is always pointing to the next free location in the stack. It is then decremented after data has been pushed onto the stack and incremented before data is popped from the stack (see Figure 6). Since the stack is 256 bytes deep, the most significant byte is forced by hardware. Following an MCU Reset, or after a Reset Stack Pointer instruction (RSP), the Stack Pointer contains its reset value (the SP7 to SP0 bits are set) which is the stack higher address. The least significant byte of the Stack Pointer can be directly accessed by a LD instruction. **Note:** When the lower limit is exceeded, the Stack Pointer wraps around to the stack upper limit, without indicating the stack overflow. The previously stored information is then overwritten and therefore lost. The stack also wraps in case of an underflow. The stack is used to save the return address during a subroutine call and the CPU context during an interrupt. The user may also directly manipulate the stack by means of the PUSH and POP instructions. In the case of an interrupt, the PCL is stored at the first location pointed to by the SP. Then the other registers are stored in the next locations as shown in Figure 6. - When an interrupt is received, the SP is decremented and the context is pushed on the stack. - On return from interrupt, the SP is incremented and the context is popped from the stack. A subroutine call occupies two locations and an interrupt five locations in the stack area. Figure 6. Stack Manipulation Example # 3 CLOCKS, RESET, INTERRUPTS & POWER SAVING MODES #### 3.1 CLOCK SYSTEM #### 3.1.1 General Description The MCU accepts either a Crystal or Ceramic resonator, or an external clock signal to drive the internal oscillator. The internal clock ( $f_{PU}$ ) is derived from the external oscillator frequency ( $f_{PSC}$ ) The external Oscillator clock is first divided by 3, and an additional division factor of 2 can be applied if Slow Mode is selected by setting the SMS bit in the Miscellaneous Register. This reduces the frequency of the $f_{CPU}$ ; the clock signal is also routed to the on-chip peripherals. The CPU clock signal consists of a square wave with a duty cycle of 50%. The internal oscillator is designed to operate with an AT-cut parallel resonant quartz crystal resonator in the frequency range specified for $f_{\rm SC}$ . The circuit shown in Figure 7 is recommended when using a crystal, and Table 4 lists the recommended capacitance and feedback resistance values. The crystal and associated components should be mounted as close as possible to the input pins in order to minimize output distortion and start-up stabilisation time. Use of an external CMOS oscillator is recommended when crystals outside the specified frequency ranges are to be used. Table 4. Recommended Crystal Values | 24 Mhz | | | | Unit | |-------------------|----|----|----|------| | R <sub>SMAX</sub> | 70 | 25 | 20 | Ohms | | C <sub>L1</sub> | 22 | 47 | 56 | pf | | C <sub>L2</sub> | 22 | 47 | 56 | pf | #### Legend: $C_{L1}$ , $C_{L2}$ = Maximum total capacitance on pins OSCIN and OSCOUT (the value includes the external capacitance tied to the pin plus the parasitic capacitance of the board and of the device). $R_{SMAX}$ = Maximum series parasitic resistance of the quartz allowed. **Note:** The tables relate to the quartz crystal only (not ceramic resonator). #### 3.1.2 External Clock An external clock may be applied to the OSCIN input with the OSCOUT pin not connected. The $\mathfrak{h}_{X-}$ ov specifications does not apply when using an external clock input. The equivalent specification of the external clock source should be used instead of $\mathfrak{t}_{OXOV}$ (see Electrical Characteristics). Figure 7. Crystal/Ceramic Resonator Figure 8. Clock Prescaler Block Diagram 57 #### 3.2 RESET #### 3.2.1 Introduction There are three sources of Reset: - RESET pin (external source) - Power-On Reset (Internal source) - WATCHDOG (Internal Source) The Reset Service Routine vector is located at address FFFEh-FFFFh. #### 3.2.2 External Reset The RESET pin is both an input and an open-drain output with integrated pull-up resistor. When one of the internal Reset sources is active, the Reset pin is driven low to reset the whole application. #### 3.2.3 Reset Operation The duration of the Reset condition, which is also reflected on the output pin, is fixed at 4096 internal CPU Clock cycles. A Reset signal originating from an external source must have a duration of at least 1.5 internal CPU Clock cycles in order to be recognised. At the end of the Power-On Reset cycle, the MCU may be held in the Reset condition by an External Reset signal. The RESET pin may thus be used to ensure $V_{\rm DD}$ has risen to a point where the MCU can operate correctly before the user program is run. Following a Power-On Reset event, or after exiting Halt mode, a 4096 CPU Clock cycle delay period is initiated in order to allow the oscillator to stabilise and to ensure that recovery has taken place from the Reset state. During the Reset cycle, the device Reset pin acts as an output that is pulsed low. In its high state, an internal pull-up resistor of about $300 \text{K}\Omega$ is connected to the Reset pin. This resistor can be pulled low by external circuitry to reset the device. #### 3.2.4 Power-on Reset This circuit detects the ramping up of $V_{DD}$ , and generates a pulse that is used to reset the application (at approximately $V_{DD}$ = 2V). Power-On Reset is designed exclusively to cope with power-up conditions, and should not be used in order to attempt to detect a drop in the power supply voltage. Caution: to re-initialize the Power-On Reset, the power supply must fall below approximately 0.8V (Vtn), prior to rising above 2V. If this condition is not respected, on subsequent power-up the Reset pulse may not be generated. An external Reset pulse may be required to correctly reactivate the circuit. Figure 9. Reset Block Diagram # **RESET** (Cont'd) Table 5. List of sections affected by RESET, WAIT and HALT (Refer to 3.6 for Wait and Halt Modes) | Section | RESET | WAIT | HALT | |-------------------------------------------------------------|-------|------|------| | CPU clock running at 4 MHz | X | | | | Timer Prescaler reset to zero | Х | | | | Timer Counter set to FFFCh | Х | | | | All Timer enable bits set to 0 (disabled) | Х | | | | Data Direction Registers set to 0 (as Inputs) | Х | | | | Set Stack Pointer to 01FFh | Х | | | | Force Internal Address Bus to restart vector FFFEh, FFFFh | Х | | | | Set Interrupt Mask Bit (I-Bit, CC) to 1 (Interrupt disable) | Х | | | | Set Interrupt Mask Bit (I-Bit, CC) to 0 (Interrupt enable) | | Х | Х | | Reset HALT latch | Х | | | | Reset WAIT latch | Х | | | | Disable Oscillator (for 4096 cycles) | Х | | Х | | Set Timer Clock to 0 | Х | | Х | | Watchdog counter reset | Х | | | | Watchdog register reset | Х | | | | Port data registers reset | Х | | | | Other on-chip peripherals: registers reset | Х | | | Figure 10. Reset Timing Diagram Note: Refer to Electrical Characteristics for values of $b_{\mbox{\footnotesize DR}}$ and $t_{\mbox{\footnotesize OXOV}}$ 16/101 #### 3.3 INTERRUPTS The ST7 core may be interrupted by one of two different methods: maskable hardware interrupts as listed in Table 6 and a non-maskable software interrupt (TRAP). The Interrupt processing flowchart is shown in Figure 11. The maskable interrupts must be enabled clearing the I bit in order to be serviced. However, disabled interrupts may be latched and processed when they are enabled (see external interrupts subsection). When an interrupt has to be serviced: - Normal processing is suspended at the end of the current instruction execution. - The PC, X, A and CC registers are saved onto the stack. - The I bit of the CC register is set to prevent additional interrupts. - The PC is then loaded with the interrupt vector of the interrupt to service and the first instruction of the interrupt service routine is fetched (refer to Table 6 for vector addresses). The interrupt service routine should finish with the IRET instruction which causes the contents of the saved registers to be recovered from the stack. **Note:** As a consequence of the IRET instruction, the I bit will be cleared and the main program will resume. #### **Priority management** By default, a servicing interrupt can not be interrupted because the I bit is set by hardware entering in interrupt routine. In the case several interrupts are simultaneously pending, an hardware priority defines which one will be serviced first (see Table 6). #### Non Maskable Software Interrupts This interrupt is entered when the TRAP instruction is executed regardless of the state of the I bit. It will be serviced according to the flowchart on Figure 11. #### Interrupts and Low power mode All interrupts allow the processor to leave the Wait low power mode. Only external and specific mentioned interrupts allow the processor to leave the Halt low power mode (refer to the "Exit from HALT" column in Table 6). #### **External Interrupts** External interrupt vectors can be loaded in the PC register if the corresponding external interrupt occurred and if the I bit is cleared. These interrupts allow the processor to leave the Halt low power mode. The external interrupt polarity can be selected through the Miscellaneous register or Interrupt register (if available) (see Section 3.4.5). An external interrupt triggered on edge will be latched and the interrupt request automatically cleared on entering the interrupt service routine. More than one input pin can be connected to the same interrupt request (depending on the device). In this case, all inputs configured as interrupt are logically ORed. **Warning:** The type of polarity defined in the Miscellaneous or Interrupt register (if available) applies to the El source. In case of an ORed source, a low level on an I/O pin configured as input with interrupt, masks the interrupt request even in case of rising-edge polarity. #### **Peripheral Interrupts** Different peripheral interrupt flags in the status register are able to cause an interrupt when they are active if both: - The I bit of the CC register is cleared. - The corresponding enable bit is set in the control register. If any of these two conditions is false, the interrupt is latched and thus remains pending. Clearing an interrupt request is done by: - writing "0" to the corresponding bit in the status register or - an access to the status register while the flag is set followed by a read or write of an associated register. **Note**: the clearing sequence resets the internal latch. A pending interrupt (i.e. waiting for being enabled) will therefore be lost if the clear sequence is executed. # INTERRUPTS (Cont'd) Figure 11. Interrupt Processing Flowchart # INTERRUPTS (Cont'd) **Table 6. Interrupt Mapping** | Source<br>Block | Description | Register<br>Label | Flag | Exit<br>from<br>HALT | Vector<br>Address | Priority<br>Order | |-----------------|----------------------------------|-------------------|-------|----------------------|-------------------|-------------------| | RESET | Reset | N/A | N/A | yes | FFFEh-FFFFh | Highest | | TRAP | Software Interrupt | N/A | N/A | no | FFFCh-FFFDh | Priority | | USB | End suspend | USBISTR | ESUSP | yes | FFFAh-FFFBh | ] | | | NOT USED | ) | | | FFF8h-FFF9h | 1 . | | El3 | Ext. Interrupt PD7, rising edge | ITRFRE | EI3F | | FFF6h-FFF7h | 1 | | El2 | Ext. Interrupt PD3, falling edge | ITRFRE | El2F | 1 | FFF4h-FFF5h | 1 | | El1 | Ext. Interrupt PD4, falling edge | ITRFRE | El1F | yes | FFF2h-FFF3h | 1 | | EI0 | Ext. Interrupt PD5, falling edge | ITRFRE | EI0F | 1 | FFF0h-FFF1h | 1 | | El4 | Ext. Interrupt PC2, falling edge | MISCR | EI4F | 1 | FFEEh-FFEFh | 1 | | | NOT USED | | | | FFECh-FFEDh | 1 | | | Input Capture 1 | | ICF1 | | FFEAh-FFEBh | 1 | | | Input Capture 2 | 1 | ICF2 | 1 | FFEAII-FFEBII | | | TIMER | Output Compare 1 | TIMSR | OCF1 | 1 | FFE8h-FFE9h | 1 | | | Output Compare 2 | 1 | OCF2 | 1 | | | | | Timer Overflow | 1 | TOF | 1 | FFE6h-FFE7h | 1 | | I2C | I2C Interface Interrupt | I2CSR1 | * | 1 | FFE4h-FFE5h | ] | | | · | I2CSR2 | | no | | | | | Transmit Buffer Empty | ] | TDRE | ] | | | | | Transmit Complete | ] | TC | | | | | SCI | Receive Buffer Full | SCISR | RDRF | | FFE2h-FFE3h | <b>▼</b> | | | Idle Line Detect | ] | IDLE | ] | | Lowest | | | Overrun | ] | OR | 1 | | Priority | | USB | USB Interrupt | USBISTR | * | ] | FFE0h-FFE1h | ] | <sup>\*</sup> Many flags can cause an interrupt: see peripheral interrupt status register description. #### 3.4 POWER SAVING MODES #### 3.4.1 Introduction There are three Power Saving modes. Slow Mode is selected by setting the relevant bits in the Miscellaneous register. Wait and Halt modes may be entered using the WFI and HALT instructions. #### 3.4.2 Slow Mode In Slow mode, the oscillator frequency can be divided by a value defined in the Miscellaneous Register. The CPU and peripherals are clocked at this lower frequency. Slow mode is used to reduce power consumption, and enables the user to adapt clock frequency to available supply voltage. **Note:** On reset, Slow mode is selected by default (F<sub>OSC</sub>/6). #### 3.4.3 Wait Mode Wait mode places the MCU in a low power consumption mode by stopping the CPU. All peripherals remain active. During Wait mode, the I bit (CC Register) is cleared, so as to enable all interrupts. All other registers and memory remain unchanged. The MCU will remain in Wait mode until an Interrupt or Reset occurs, whereupon the Program Counter branches to the starting address of the Interrupt or Reset Service Routine. The MCU will remain in Wait mode until a Reset or an Interrupt occurs, causing it to wake up. Refer to Figure 12 below. Figure 12. WAIT Flow Chart **Note:** Before servicing an interrupt, the CC register is pushed on the stack. The I-Bit is set during the interrupt routine and cleared when the CC register is popped. 57 # POWER SAVING MODES (Cont'd) #### 3.4.4 Halt Mode The Halt mode is the MCU lowest power consumption mode. The Halt mode is entered by executing the HALT instruction. The internal oscillator is then turned off, causing all internal processing to be stopped, including the operation of the on-chip peripherals. The Halt mode cannot be used when the watchdog is enabled, if the HALT instruction is executed while the watchdog system is enabled, a watchdog reset is generated thus resetting the entire MCU. When entering Halt mode, the I bit in the CC Register is cleared so as to enable External Interrupts. If an interrupt occurs, the CPU becomes active. The MCU can exit the Halt mode upon reception of an interrupt or a reset. Refer to the Interrupt Mapping Table. The oscillator is then turned on and a stabilization time is provided before releasing CPU operation. The stabilization time is 4096 CPU clock cycles. After the start up delay, the CPU continues operation by servicing the interrupt which wakes it up or by fetching the reset vector if a reset wakes it up. Figure 13. HALT Flow Chart **Note:** Before servicing an interrupt, the CC register is pushed on the stack. The I-Bit is set during the interrupt routine and cleared when the CC register is popped. # 3.4.5 Register Description MISCELLANEOUS REGISTER (MISCR) Read/Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |------|--------|-----|---|---|---|---|------| | EI4F | EI4ITE | SMS | - | - | - | - | POC0 | #### Bit 7 = **EI4F** Falling Edge Detector Flag. This bit is set by hardware when a falling edge occurs on the pin assigned to EI4. An interrupt is generated if EI4ITE=1 It is cleared by software. 0: No falling edge detected on EI4 1: Falling edge detected on El4 # Bit 6 = **EI4ITE** *EI4 Interrupt Enable*. This bit is set and cleared by software. 0: El4 interrupt disabled 1: EI4 interrupt enabled #### Bit 5 = SMS Slow Mode Select. This bit is set and cleared by software. It is used to select the slow or fast mode CPU frequency. 0: f<sub>CPU</sub> = Oscillator frequency / 6 (slow mode) 1: f<sub>CPU</sub> = Oscillator frequency / 3 (normal mode) Bit 4: 1 = Reserved Bit 0 = **POC0** *PWM/BRM Output Configuration Bit* This bits is set and cleared by software. They select the PWM/BRM output configuration for pins DA1-DA4. 0: Push-pull 1: Open drain Note. DA0 is only Push-Pull Output. ### **INTERRUPT REGISTER (ITRFRE)** Read/Write Reset Value: 0000 0000 (00h) Bit 7:5 = EI0F, EI1F, EI2F Falling Edge Detector Flags. These bits are set by hardware when a falling edge occurs on the pins assigned to EI0, EI1 or EI2. They are cleared by software. When any of these bits are set, an interrupt is generated if the corresponding ITE bit =1 and the I bit in the CC register = 0. 0: No falling edge detected 1: Falling edge detected #### Bit 4 = **EI3F** Rising Edge Detector Flag. This bit is set by hardware when a rising edge occurs on the pin assigned to El3. It is cleared by software. When El3F is set an interrupt is generated if El3ITE=1 and the I bit in the CC register = 0. 0: No rising edge detected on EI3 1: Rising edge detected on EI3 # Bit 3:0 = **EI0ITE**, **EI1ITE**, **EI2ITE**, **EI3ITE** Interrupt Enable Bits. These bits are set and cleared by software. 0: Interrupt disabled 1: Interrupt enabled #### **4 ON-CHIP PERIPHERALS** #### **4.1 I/O PORTS** #### 4.1.1 Introduction The I/O ports offer different functional modes: - transfer of data through digital inputs and outputs and for specific pins: - analog signal input (ADC) - alternate signal input/output for the on-chip peripherals. - external interrupt generation An I/O port is composed of up to 8 pins. Each pin can be programmed independently as digital input (with or without interrupt generation) or digital output. #### 4.1.2 Functional Description Each port is associated to 2 main registers: - Data Register (DR) - Data Direction Register (DDR) and some of them to an optional register: - Option Register (OR) Each I/O pin may be programmed using the corresponding register bits in DDR and OR registers: bit X corresponding to pin X of the port. The same correspondence is used for the DR register. The following description takes into account the OR register, however some specific ports do not provide this register. The generic I/O block diagram is shown on Figure 14. #### 4.1.2.1 Input Modes The input configuration is selected by clearing the corresponding DDR register bit. In this case, reading the DR register returns the digital value applied to the external I/O pin. Different input modes can be selected by software through the OR register. #### Notes: - 1. All the inputs are triggered by a CMOS Schmitt trigger. - 2. When switching from input mode to output mode, the DR register should be written first to output the correct value as soon as the port is configured as an output. #### 4.1.2.2 External Interrupt Generation An I/O can be used to generate an external Interrupt request to the CPU. External Interrupts are enabled and their polarity selected using the OR, MISC and ITRFRE registers (where available). Each external interrupt vector is linked to a dedicated group of I/O port pins (see Interrupts section). If more than one input pin is selected simultaneously as interrupt source, this is logically ORed. For this reason if one of the interrupt pins is tied low, it masks the other ones. #### 4.1.2.3 Output Mode The pin is configured in output mode by setting the corresponding DDR register bit. In this mode, writing "0" or "1" to the DR register applies this digital value to the I/O pin through the latch. Then reading the DR register returns the previously stored value. Note: In this mode, the interrupt function is disabled. #### 4.1.2.4 Digital Alternate Function When an on-chip peripheral is configured to use a pin, the alternate function is automatically selected. This alternate function takes priority over standard I/O programming. When the signal is coming from an on-chip peripheral, the I/O pin is automatically configured in output mode (push-pull or open drain according to the peripheral). When the signal is going to an on-chip peripheral, the I/O pin has to be configured in input mode. In this case, the pin's state is also digitally readable by addressing the DR register. **Note:** When the on-chip peripheral uses a pin as input and output, this pin must be configured as an input (DDR = 0). **Warning:** The alternate function must not be activated as long as the pin is configured as input with interrupt, in order to avoid generating spurious interrupts. ### 4.1.2.5 Analog Alternate Function When the pin is used as an ADC input the I/O must be configured as input, floating. The analog multiplexer (controlled by the ADC registers) switches the analog voltage present on the selected pin to the common analog rail which is connected to the ADC input. It is recommended not to change the voltage level or loading on any port pin while conversion is in progress. Furthermore it is recommended not to have clocking pins located close to a selected analog pin. **Warning**: The analog input voltage level must be within the limits stated in the Absolute Maximum Ratings. Figure 14. I/O Block Diagram **Table 7. Port Mode Configuration** | Configuration Mode | Pull-up | P-buffer | |--------------------------|-------------|-------------| | Floating | 0 | 0 | | Pull-up | 1 | 0 | | Push-pull | 0 | 1 | | True Open Drain | not present | not present | | Open Drain (logic level) | not present | 0 | # Legend: - 0 present, not activated - 1 present and activated #### Notes: - No OR Register on some ports (see register map). - ADC Switch on ports with analog alternate functions. # 4.1.2.6 Device Specific Configurations **Table 8. Port Configuration** | Port | Pin name | Input | (DDR=0) | Output (DDR=1) | | | |--------|------------|-----------------------------------------------------|---------|---------------------------------------|-------|--| | FOIL | FIII Haine | OR=0* | OR=1 | OR=0 | OR=1 | | | Port A | PA0:PA7 | floating | | true open drain, high sink capability | | | | Port B | PB0:PB7 | floating<br>pull-up (for analog<br>conversion only) | | push-pull | | | | | PC0:PC1 | р | ull-up | push-pull | | | | Port C | PC2:PC5 | flo | oating | open drain | | | | Port C | PC6 | р | ull-up | true open drain, high sink capab | | | | | PC7 | р | ull-up | push | -pull | | | Port D | PD0:PD7 | р | ull-up | push | -pull | | <sup>\*</sup>Reset state. **Note:** The DA1-DA4 output pins are configurable as push pull or open drain using the POC0 Bit in the Miscellaneous Register. #### 4.1.3 Register Description #### **DATA REGISTERS (DR)** Read/Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |----|----|----|----|----|----|----|----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | ## Bit 7:0 = **D[7:0]** Data Register 8 bits. The behaviour of the DR register depends on the selected input/output configuration. Writing the DR register is always taken in account even if the pin is configured as an input. Reading the DR register returns either the DR register latch content (pin configured as output) or the digital value applied to the I/O pin (pin configured as input). # **DATA DIRECTION REGISTERS (DDR)** Read/Write Reset Value: 0000 0000 (00h) (input mode) Bit 7:0 = DD[7:0] Data Direction Register 8 bits. The DDR register gives the input/output direction configuration of the pins. Each bit is set and cleared by software. 0: Input mode 1: Output mode #### **OPTION REGISTER (OR)** Read/Write Reset Value: 0000 0000 (00h) Bit 7:0 = **AD[7:0]** *Port B Digital/Analog Input Configuration Bits.* - 0: The pull-up is connected and pin configured as digital input (reset condition) - 1: The pull-up is disconnected and the pin is configured as analog input. Table 9. I/O Port Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-------------------|-----|-----|-----|-----|-----|-----|-----|-----| | 0000h | PADR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0001h | PADDR | DD7 | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0002h | PCDR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0003h | PCDDR | DD7 | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0004h | PDDR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0005h | PDDDR | DD7 | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0006h | PBDR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0007h | PBDDR | DD7 | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0008h | PBOR | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 28/101 ## 4.2 WATCHDOG TIMER (WDG) #### 4.2.1 Introduction The Watchdog timer is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence. The Watchdog circuit generates an MCU reset on expiry of a programmed time period, unless the program refreshes the counter's contents before the T6 bit becomes cleared. #### 4.2.2 Main Features - Programmable timer (64 increments of 49,152 CPU cycles) - Programmable reset - Reset (if watchdog activated) after a HALT instruction or when the T6 bit reaches zero Figure 15. Watchdog Block Diagram #### WATCHDOG TIMER (Cont'd) #### 4.2.3 Functional Description The counter value stored in the CR register (bits T6:T0), is decremented every 49,152 machine cycles, and the length of the timeout period can be programmed by the user in 64 increments. If the watchdog is activated (the WDGA bit is set) and when the 7-bit timer (bits T6:T0) rolls over from 40h to 3Fh (T6 become cleared), it initiates a reset cycle pulling low the reset pin for typically 500ns. The application program must write in the CR register at regular intervals during normal operation to prevent an MCU reset. The value to stored in the CR register must be between FFh and C0h (see Table 10): - The WDGA bit is set (watchdog enabled) - The T6 bit is set to prevent generating an immediate reset - The T5:T0 bits contain the number of increments which represents the time delay before the watchdog produces a reset. Table 10. Watchdog Timing ( $f_{CPU} = 8 \text{ MHz}$ ) | | CR Register initial value | WDG timeout period (ms) | | | |-----|---------------------------|-------------------------|--|--| | Max | FFh | 393.216 | | | | Min | C0h | 6.144 | | | **Notes:** Following a reset, the watchdog is disabled. Once activated it cannot be disabled, except by a reset. The T6 bit can be used to generate a software reset (the WDGA bit is set and the T6 bit is cleared). If the watchdog is activated, the HALT instruction will generate a Reset. # 4.2.4 Register Description CONTROL REGISTER (CR) Read/Write Reset Value: 0111 1111 (7Fh) | 7 | | | | | | | 0 | |------|----|----|----|----|----|----|----| | WDGA | T6 | T5 | T4 | Т3 | T2 | T1 | T0 | #### Bit 7= WDGA Activation bit. This bit is set by software and only cleared by hardware after a reset. When WDGA = 1, the watchdog can generate a reset. 0: Watchdog disabled 1: Watchdog enabled Bit 6:0 = T[6:0] 7-bit timer (MSB to LSB). These bits contain the decremented value. A reset is produced when it rolls over from 40h to 3Fh (T6 become cleared) if WDGA=1. Table 11. WDG Register Map | Address<br>(Hex.) | Register<br>Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|------------------|------|----|----|----|----|----|----|----| | 0C | CR | WDGA | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | Reset Value | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | #### **4.3 16-BIT TIMER** #### 4.3.1 Introduction The timer consists of a 16-bit free-running counter driven by a programmable prescaler. It may be used for a variety of purposes, including pulse length measurement of up to two input signals (*input capture*) or generation of up to two output waveforms (*output compare* and *PWM*). Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the CPU clock prescaler. #### 4.3.2 Main Features - Programmable prescaler: f<sub>CPU</sub> divided by 2, 4 or 8. - Overflow status flag and maskable interrupt - External clock input (must be at least 4 times slower than the CPUclock speed) with the choice of active edge - Output compare functions with - 2 dedicated 16-bit registers - 2 dedicated programmable signals - 2 dedicated status flags - 1 dedicated maskable interrupt - Input capture functions with - 2 dedicated 16-bit registers - 2 dedicated active edge selection signals - 2 dedicated status flags - 1 dedicated maskable interrupt - Pulse width modulation mode (PWM) - One pulse mode - 5 alternate functions on I/O ports\* The Block Diagram is shown in Figure 16. \*Note: Some external pins are not available on all devices. Refer to the device pin out description. When reading an input signal which is not available on an external pin, the value will always be '1'. #### 4.3.3 Functional Description #### 4.3.3.1 Counter The principal block of the Programmable Timer is a 16-bit free running increasing counter and its associated 16-bit registers: #### Counter Registers - Counter High Register (CHR) is the most significant byte (MSB). - Counter Low Register (CLR) is the least significant byte (LSB). #### Alternate Counter Registers - Alternate Counter High Register (ACHR) is the most significant byte (MSB). - Alternate Counter Low Register (ACLR) is the least significant byte (LSB). These two read-only 16-bit registers contain the same value but with the difference that reading the ACLR register does not clear the TOF bit (overflow flag), (see note at the end of paragraph titled 16-bit read sequence). Writing in the CLR register or ACLR register resets the free running counter to the FFFCh value. The timer clock depends on the clock control bits of the CR2 register, as illustrated inTable 12. The value in the counter register repeats every 131.072, 262.144 or 524.288 internal processor clock cycles depending on the CC1 and CC0 bits. Figure 16. Timer Block Diagram **16-bit read sequence:** (from either the Counter Register or the Alternate Counter Register). Beginning of the sequence Sequence completed The user must read the MSB first, then the LSB value is buffered automatically. This buffered value remains unchanged until the 16-bit read sequence is completed, even if the user reads the MSB several times. After a complete reading sequence, if only the CLR register or ACLR register are read, they return the LSB of the count value at the time of the read. An overflow occurs when the counter rolls over from FFFFh to 0000h then: - The TOF bit of the SR register is set. - A timer interrupt is generated if: - TOIE bit of the CR1 register is set and - I bit of the CC register is cleared. If one of these conditions is false, the interrupt remains pending to be issued as soon as they are both true. Clearing the overflow interrupt request is done in two steps: - Reading the SR register while the TOF bit is set - 2. An access (read or write) to the CLR register. **Notes:** The TOF bit is not cleared by accesses to ACLR register. This feature allows simultaneous use of the overflow function and reads of the free running counter at random times (for example, to measure elapsed time) without the risk of clearing the TOF bit erroneously. The timer is not affected by WAIT mode. In HALT mode, the counter stops counting until the mode is exited. Counting then resumes from the previous count (MCU awakened by an interrupt) or from the reset count (MCU awakened by a Reset). #### 4.3.3.2 External Clock The external clock (where available) is selected if CC0=1 and CC1=1 in CR2 register. The status of the EXEDG bit determines the type of level transition on the external clock pin EXT-CLK that will trigger the free running counter. The counter is synchronised with the falling edge of the internal CPU clock. At least four falling edges of the CPU clock must occur between two consecutive active edges of the external clock; thus the external clock frequency must be less than a quarter of the CPU clock frequency. Figure 17. Counter Timing Diagram, internal clock divided by 2 Figure 18. Counter Timing Diagram, internal clock divided by 4 Figure 19. Counter Timing Diagram, internal clock divided by 8 34/101 #### 4.3.3.3 Input Capture In this section, the index, i, may be 1 or 2. The two input capture 16-bit registers (IC1R and IC2R) are used to latch the value of the free running counter after a transition detected by the ICAP*i* pin (see figure 5). | | MS Byte | LS Byte | |------|----------------|----------------| | ICiR | IC <i>i</i> HR | IC <i>i</i> LR | ICi Rregister is a read-only register. The active transition is software programmable through the IEDGi bit of the Control Register (CRi). Timing resolution is one count of the free running counter: $f_{CPU}/(CC1.CC0)$ ). #### **Procedure** To use the input capture function select the following in the CR2 register: - Select the timer clock (CC1-CC0) (see Table 12) - Select the edge of the active transition on the ICAP2 pin with the IEDG2 bit. And select the following in the CR1 register: - Set the ICIE bit to generate an interrupt after an input capture. - Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit. When an input capture occurs: - ICFi bit is set. - The ICiR register contains the value of the free running counter on the active transition on the ICAPi pin (see Figure 21). - A timer interrupt is generated if the ICIE bit is set and the I bit is cleared in the CC register. Otherwise, the interrupt remains pending until both conditions become true. Clearing the Input Capture interrupt request is done in two steps: - 1. Reading the SR register while the ICF bit is set. - 2. An access (read or write) to the IOLR register. **Note:** After reading the ICHR register, transfer of input capture data is inhibited until the ICLR register is also read. The ICiR register always contains the free running counter value which corresponds to the most recent input capture. During HALT mode, if at least one valid input capture edge occurs on the ICAP pin, the input capture detection circuitry is armed. This does not set any timer flags, and does not "wake-up" the MCU. If the MCU is awoken by an interrupt, the input capture flag will become active, and data corresponding to the first valid edge during HALT mode will be present. Figure 20. Input Capture Block Diagram Figure 21. Input Capture Timing Diagram 57 #### 4.3.3.4 Output Compare In this section, the index, i, may be 1 or 2. This function can be used to control an output waveform or indicating when a period of time has elapsed. When a match is found between the Output Compare register and the free running counter, the output compare function: - Assigns pins with a programmable value if the OCIE bit is set - Sets a flag in the status register - Generates an interrupt if enabled Two 16-bit registers Output Compare Register 1 (OC1R) and Output Compare Register 2 (OC2R) contain the value to be compared to the free running counter each timer clock cycle. | | MS Byte | LS Byte | |---------------|----------------|----------------| | OC <i>i</i> R | OC <i>i</i> HR | OC <i>i</i> LR | These registers are readable and writable and are not affected by the timer hardware. A reset event changes the OCiR value to 8000h. Timing resolution is one count of the free running counter: (f<sub>CPU/(CC1.CC0)</sub>). #### **Procedure** To use the output compare function, select the following in the CR2 register: - Set the OC/E bit if an output is needed then the OCMPi pin is dedicated to the output compare i - Select the timer clock (CC1-CC0) (see Table 12). And select the following in the CR1 register: - Select the OLVLi bit to applied to the OCMPi pins after the match occurs. - Set the OCIE bit to generate an interrupt if it is needed. When match is found: - OCFi bit is set. - The OCMPi pin takes OLVLi bit value (OCMPi pin latch is forced low during reset and stays low until valid compares change it to a high level). - A timer interrupt is generated if the OCIE bit is set in the CR2 register and the I bit is cleared in the CC register (CC). Clearing the output compare interrupt request is done by: - 3. Reading the SR register while the OCF bit is - 4. An access (read or write) to the OOLR register. **Note:** After a processor write cycle to the OOHR register, the output compare function is inhibited until the OCiLR register is also written. If the OCiE bit is not set, the OCMPi pin is a general I/O port and the OLVLi bit will not appear when match is found but an interrupt could be generated if the OCIE bit is set. The value in the 16-bit OCR register and the OLVi bit should be changed after each successful comparison in order to control an output waveform or establish a new elapsed timeout. The OCIR register value required for a specific timing application can be calculated using the following formula: $$\Delta \text{ OC} iR = \frac{\Delta t * f_{CPU}}{t_{PRESC}}$$ Where: Δt = Desired output compare period (in seconds) = Internal clock frequency f<sub>CPU</sub> = Timer clock prescaler (CC1-CC0 bits, <sup>t</sup>PRESC see Table 12) The following procedure is recommended to prevent the OCFi bit from being set between the time it is read and the write to the OOR register: - Write to the OCiHR register (further compares are inhibited). - Read the SR register (first step of the clearance of the OCFi bit, which may be already set). - Write to the OC/LR register (enables the output compare function and clears the OCF bit). Figure 22. Output Compare Block Diagram Figure 23. Output Compare Timing Diagram, Internal Clock Divided by 2 **57** #### 4.3.3.5 Forced Compare Mode In this section *i* may represent 1 or 2. The following bits of the CR1 register are used: When the FOLV*i* bit is set, the OLV*Li* bit is copied to the OCMP*i* pin. The OLV*i* bit has to be toggled in order to toggle the OCMP*i* pin when it is enabled (OC*i*E bit=1). The OCF*i* bit is not set, and thus no interrupt request is generated. #### 4.3.3.6 One Pulse Mode One Pulse mode enables the generation of a pulse when an external event occurs. This mode is selected via the OPM bit in the CR2 register. The one pulse mode uses the Input Capture1 function and the Output Compare1 function. #### **Procedure** To use one pulse mode: - 1. Load the OC1R register with the value corresponding to the length of the pulse (see the formula in Section 4.3.3.7). - 2. Select the following in the the CR1 register: - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after the pulse. - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin during the pulse. - Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit - 3. Select the following in the CR2 register: - Set the OC1E bit, the OCMP1 pin is then dedicated to the Output Compare 1 function. - Set the OPM bit. Select the timer clock CC1-CC0 (see Table 12). Then, on a valid event on the ICAP1 pin, the counter is initialized to FFFCh and OLVL2 bit is loaded on the OCMP1 pin. When the value of the counter is equal to the value of the contents of the OC1R register, the OLVL1 bit is output on the OCMP1 pin, (See Figure 24). **Note:** The OCF1 bit cannot be set by hardware in one pulse mode but the OCF2 bit can generate an Output Compare interrupt. The ICF1 bit is set when an active edge occurs and can generate an interrupt if the ICIE bit is set. When the Pulse Width Modulation (PWM) and One Pulse Mode (OPM) bits are both set, the PWM mode is the only active one. Figure 24. One Pulse Mode Timing #### 4.3.3.7 Pulse Width Modulation Mode Pulse Width Modulation mode enables the generation of a signal with a frequency and pulse length determined by the value of the OC1R and OC2R registers. The pulse width modulation mode uses the complete Output Compare 1 function plus the OC2R register. #### **Procedure** To use pulse width modulation mode: - 1. Load the OC2R register with the value corresponding to the period of the signal. - Load the OC1R register with the value corresponding to the length of the pulse if (OLVL1=0 and OLVL2=1). - 3. Select the following in the CR1 register: - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after a successful comparison with OC1R register. - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin after a successful comparison with OC2R register. - 4. Select the following in the CR2 register: - Set OC1E bit: the OCMP1 pin is then dedicated to the output compare 1 function. - Set the PWM bit. - Select the timer clock (CC1-CC0) (seeTable 12). If OLVL1=1 and OLVL2=0 the length of the pulse is the difference between the OC2R and OC1R registers. The OCiR register value required for a specific timing application can be calculated using the following formula: $$OC_{i}R Value = \frac{t * f_{CPU}}{t_{PRESC}} - 5$$ #### Where: - t = Desired output compare period (seconds) - f<sub>CPU</sub> = Internal clock frequency (see Miscellaneous register) - t<sub>PRESC</sub> = Timer clock prescaler (CC1-CC0 bits , see Table 12) The Output Compare 2 event causes the counter to be initialized to FFFCh (See Figure 25). **Note:** After a write instruction to the OOHR register, the output compare function is inhibited until the OC*i*LR register is also written. The ICF1 bit is set by hardware when the counter reaches the OC2R value and can produce a timer interrupt if the ICIE bit is set and the I bit is cleared. Therefore the Input Capture 1 function is inhibited but the Input Capture 2 is available. The OCF1 and OCF2 bits cannot be set by hardware in PWM mode therefore the Output Compare interrupt is inhibited. When the Pulse Width Modulation (PWM) and One Pulse Mode (OPM) bits are both set, the PWM mode is the only active one. Figure 25. Pulse Width Modulation Mode Timing #### 4.3.4 Register Description Each Timer is associated with three control and status registers, and with six pairs of data registers (16-bit values) relating to the two input captures, the two output compares, the counter and the alternate counter. #### **CONTROL REGISTER 1 (CR1)** Read/Write Reset Value: 0000 0000 (00h) Bit 7 = ICIE Input Capture Interrupt Enable. 0: Interrupt is inhibited. 1: A timer interrupt is generated whenever the ICF1 or ICF2 bit of the SR register is set. Bit 6 = **OCIE** *Output Compare Interrupt Enable.* 0: Interrupt is inhibited. 1: A timer interrupt is generated whenever the OCF1 or OCF2 bit of the SR register is set. Bit 5 = **TOIE** *Timer Overflow Interrupt Enable.* 0: Interrupt is inhibited. 1: A timer interrupt is enabled whenever the TOF bit of the SR register is set. Bit 4 = **FOLV2** Forced Output Compare 2. This bit is set and cleared by software. 0: No effect on the OCMP2 pin. 1: Forces the OLVL2 bit to be copied to the OCMP2 pin. Bit 3 = **FOLV1** Forced Output Compare 1. This bit is set and cleared by software. 0: No effect on the OCMP1 pin. 1: Forces OLVL1 to be copied to the OCMP1 pin. #### Bit 2 = **OLVL2** Output Level 2. This bit is copied to the OCMP2 pin whenever a successful comparison occurs with the OC2R register and OCxE is set in the CR2 register. This value is copied to the OCMP1 pin in One Pulse Mode and Pulse Width Modulation mode. #### Bit 1 = IEDG1 Input Edge 1. This bit determines which type of level transition on the ICAP1 pin will trigger the capture. 0: A falling edge triggers the capture. 1: A rising edge triggers the capture. #### Bit 0 = **OLVL1** Output Level 1. The OLVL1 bit is copied to the OCMP1 pin whenever a successful comparison occurs with the OC1R register and the OC1E bit is set in the CR2 register. #### **CONTROL REGISTER 2 (CR2)** Read/Write Reset Value: 0000 0000 (00h) 7 0 | OC1E | OC2E | ОРМ | PWM | CC1 | CC0 | IEDG2 | EXEDG | |------|------|-----|-----|-----|-----|-------|-------| |------|------|-----|-----|-----|-----|-------|-------| #### Bit 7 = OC1E Output Compare 1 Enable. - 0: Output Compare 1 function is enabled, but the OCMP1 pin is a general I/O. - 1: Output Compare 1 function is enabled, the OCMP1 pin is dedicated to the Output Compare 1 capability of the timer. #### Bit 6 = **OC2E** Output Compare 2 Enable. - 0: Output Compare 2 function is enabled, but the OCMP2 pin is a general I/O. - 1: Output Compare 2 function is enabled, the OCMP2 pin is dedicated to the Output Compare 2 capability of the timer. #### Bit 5 = **OPM** One Pulse Mode. - 0: One Pulse Mode is not active. - 1: One Pulse Mode is active, the ICAP1 pin can be used to trigger one pulse on the OCMP1 pin; the active transition is given by the IEDG1 bit. The length of the generated pulse depends on the contents of the OC1R register. #### Bit 4 = **PWM** Pulse Width Modulation. - 0: PWM mode is not active. - 1: PWM mode is active, the OCMP1 pin outputs a programmable cyclic signal; the length of the pulse depends on the value of OC1R register; the period depends on the value of OC2R register. #### Bit 3, 2 = **CC1-CC0** Clock Control. The value of the timer clock depends on these bits: **Table 12. Clock Control Bits** | Timer Clock | CC1 | CC0 | |----------------------------------|-----|-----| | f <sub>CPU</sub> / 4 | 0 | 0 | | f <sub>CPU</sub> / 2 | 0 | 1 | | f <sub>CPU</sub> / 8 | 1 | 0 | | External Clock (where available) | 1 | 1 | #### Bit 1 = **IEDG2** Input Edge 2. This bit determines which type of level transition on the ICAP2 pin will trigger the capture. - 0: A falling edge triggers the capture. - 1: A rising edge triggers the capture. #### Bit 0 = **EXEDG** External Clock Edge. This bit determines which type of level transition on the external clock pin EXTCLK will trigger the free running counter. - 0: A falling edge triggers the free running counter. - 1: A rising edge triggers the free running counter. ## 16-BIT TIMER (Cont'd) STATUS REGISTER (SR) Read Only Reset Value: 0000 0000 (00h) The three least significant bits are not used. | 7 | | | | | | | | | |------|------|-----|------|------|---|---|---|--| | ICF1 | OCF1 | TOF | ICF2 | OCF2 | 0 | 0 | 0 | | #### Bit 7 = ICF1 Input Capture Flag 1. 0: No input capture (reset value). 1: An input capture has occurred or the counter has reached the OC2R value in PWM mode. To clear this bit, first read the SR register, then read or write the low byte of the IC1R (IC1LR) register. #### Bit 6 = **OCF1** Output Compare Flag 1. 0: No match (reset value). 1: The content of the free running counter has matched the content of the OC1R register. To clear this bit, first read the SR register, then read or write the low byte of the OC1R (OC1LR) register. #### Bit 5 = **TOF** Timer Overflow. 0: No timer overflow (reset value). 1: The free running counter rolled over from FFFFh to 0000h. To clear this bit, first read the SR register, then read or write the low byte of the CR (CLR) register. **Note:** Reading or writing the ACLR register does not clear TOF. #### Bit 4 = ICF2 Input Capture Flag 2. 0: No input capture (reset value). 1: An input capture has occurred. To clear this bit, first read the SR register, then read or write the low byte of the IC2R (IC2LR) register. #### Bit 3 = OCF2 Output Compare Flag 2. 0: No match (reset value). The content of the free running counter has matched the content of the OC2R register. To clear this bit, first read the SR register, then read or write the low byte of the OC2R (OC2LR) register. Bit 2-0 = Reserved, forced by hardware to 0. #### **INPUT CAPTURE 1 HIGH REGISTER (IC1HR)** Read Only Reset Value: Undefined This is an 8-bit read only register that contains the high part of the counter value (transferred by the input capture 1 event). | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | #### **INPUT CAPTURE 1 LOW REGISTER (IC1LR)** Read Only Reset Value: Undefined This is an 8-bit read only register that contains the low part of the counter value (transferred by the input capture 1 event). | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | ## OUTPUT COMPARE 1 HIGH REGISTER (OC1HR) Read/Write Reset Value: 1000 0000 (80h) This is an 8-bit register that contains the high part of the value to be compared to the CHR register. ## OUTPUT COMPARE 1 LOW REGISTER (OC1LR) Read/Write Reset Value: 0000 0000 (00h) This is an 8-bit register that contains the low part of the value to be compared to the CLR register. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | ## OUTPUT COMPARE 2 HIGH REGISTER (OC2HR) Read/Write Reset Value: 1000 0000 (80h) This is an 8-bit register that contains the high part of the value to be compared to the CHR register. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | ## OUTPUT COMPARE 2 LOW REGISTER ALTERNATE COU (OC2LR) Read/Write Reset Value: 0000 0000 (00h) This is an 8-bit register that contains the low part of the value to be compared to the CLR register. | 7 | | | | 0 | | |-----|--|--|--|-----|--| | MSB | | | | LSB | | #### **COUNTER HIGH REGISTER (CHR)** Read Only Reset Value: 1111 1111 (FFh) This is an 8-bit register that contains the high part of the counter value. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | #### **COUNTER LOW REGISTER (CLR)** Read Only Reset Value: 1111 1100 (FCh) This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after accessing the SR register clears the TOF bit. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | ## ALTERNATE COUNTER HIGH REGISTER (ACHR) Read Only Reset Value: 1111 1111 (FFh) This is an 8-bit register that contains the high part of the counter value. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | ## ALTERNATE COUNTER LOW REGISTER (ACLR) Read Only Reset Value: 1111 1100 (FCh) This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after an access to SR register does not clear the TOF bit in SR register. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | #### **INPUT CAPTURE 2 HIGH REGISTER (IC2HR)** Read Only Reset Value: Undefined This is an 8-bit read only register that contains the high part of the counter value (transferred by the Input Capture 2 event). | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | #### **INPUT CAPTURE 2 LOW REGISTER (IC2LR)** Read Only Reset Value: Undefined This is an 8-bit read only register that contains the low part of the counter value (transferred by the Input Capture 2 event). | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | Table 13. 16-Bit Timer Register Map | Address<br>(Hex.) | Register<br>Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-----------------------|--------|--------|--------|--------|--------|-----------|--------|--------| | 11 | CR2 | OC1E | OC2E | ОРМ | PWM | CC1 | CC0 | IEDG2 | EXEDG | | 12 | CR1 | ICIE | OCIE | TOIE | FOLV2 | FOLV1 | OLVL2 | IEDG1 | OLVL1 | | 13 | SR | ICF1 | OCF1 | TOF | ICF2 | OCF2 | 0 | 0 | 0 | | 14 | IC1HR | MSB | | | | | | | LSB | | 15 | IC1LR | MSB | | | | | | | LSB | | 16 | OC1HR | MSB | | | | | | | LSB | | 17 | OC1LR | MSB | | | | | | | LSB | | 18 | CHR | MSB | | | | | | | LSB | | 19 | CLR | MSB | | | | | | | LSB | | 1A | ACHR | MSB | | | | | | | LSB | | 1B | ACLR | MSB | | | | | | | LSB | | 1C | IC2HR | MSB | | | | | | | LSB | | 1D | IC2LR | MSB | | | | | | | LSB | | 1E | OC2HR | MSB | | | | | | | LSB | | 1F | OC2LR | MSB | | | | | | | LSB | | 43 | CONFIG<br>Reset Value | -<br>0 | -<br>0 | -<br>0 | -<br>0 | -<br>1 | ICAP<br>0 | -<br>0 | -<br>0 | **Warning:** Write 0Ch in the CONFIG register to use the ICAP1 and ICAP2 pins (set bits 3 and 2). #### 4.4 USB INTERFACE (USB) #### 4.4.1 Introduction The USB Interface implements a low-speed function interface between the USB and the ST7 microcontroller. It is a highly integrated circuit which includes the transceiver, 3.3 voltage regulator, SIE and DMA. No external components are needed apart from the external pull-up on USBDM for low speed recognition by the USB host. #### 4.4.2 Main Features - USB Specification Version 1.0 Compliant - Supports Low-Speed USB Protocol - Two or Three Endpoints (including default one) depending on the device (see device feature list and register map) - CRC generation/checking, encoding/decoding and bit-stuffing - USB Suspend/Resume operations - DMA Data transfers - On-Chip 3.3V Regulator - On-Chip USB Transceiver #### 4.4.3 Functional Description The block diagram in Figure 26, gives an overview of the USB interface hardware. For general information on the USB, refer to the "Universal Serial Bus Specifications" document available at http://www.usb.org. #### Serial Interface Engine The SIE (Serial Interface Engine) interfaces with the USB, via the transceiver. The SIE processes tokens, handles data transmission/reception, and handshaking as required by the USB standard. It also performs frame formatting, including CRC generation and checking. #### **Endpoints** The Endpoint registers indicate if the microcontroller is ready to transmit/receive, and how many bytes need to be transmitted. #### DMA NRZI When a token for a valid Endpoint is recognized by the USB interface, the related data transfer takes place, using DMA. At the end of the transaction, an interrupt is generated. #### Interrupts By reading the Interrupt Status register, application software can know which USB event has occurred. 577 # USB INTERFACE (Cont'd) 4.4.4 Register Description DMA ADDRESS REGISTER (DMAR) Read / Write Reset Value: Undefined Bits 7:0=DA[15:8] DMA address bits 15-8. Software must write the start address of the DMA memory area whose most significant bits are given by DA15-DA6. The remaining 6 address bits are set by hardware. See the description of the IDR register and Figure 27. #### INTERRUPT/DMA REGISTER (IDR) Read / Write Reset Value: xxxx 0000 (x0h) Bits 7:6 = **DA[7:6]** *DMA address bits 7-6*. Software must reset these bits. See the description of the DMAR register and Figure 27. Bits 5:4 = **EP[1:0]** *Endpoint number* (read-only). These bits identify the endpoint which required attention. 00: Endpoint 0 01: Endpoint 1 10: Endpoint 2 When a CTR interrupt occurs (see register ISTR) the software should read the EP bits to identify the endpoint which has sent or received a packet. Bits 3:0 = **CNT[3:0]** Byte count (read only). This field shows how many data bytes have been received during the last data reception. Note: Not valid for data transmission. Figure 27. DMA buffers ## USB INTERFACE (Cont'd) PID REGISTER (PIDR) Read only Reset Value: xx00 0000 (x0h) | 7 | | | | | | | 0 | |-----|-----|---|---|---|---|---|---| | TP3 | TP2 | 0 | 0 | 0 | 0 | 0 | 0 | Bits 7:6 =**TP3-TP2** *Token PID bits 3 & 2*USB token PIDs are encoded in four bits.**TP3-TP2**correspond to the variable token PID bits 3 & 2. **Note:** PID bits 1 & 0 have a fixed value of 01. When a CTR interrupt occurs (see register ISTR) the software should read the TP3 and TP2 bits to retrieve the PID name of the token received. The USB standard defines TP bits as: | TP3 | TP2 | PID Name | |-----|-----|----------| | 0 | 0 | OUT | | 1 | 0 | IN | | 1 | 1 | SETUP | Bit 5:0 Reserved. Forced by hardware to 0. #### **INTERRUPT STATUS REGISTER (ISTR)** Read / Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |------|------|-----|-----|------|-------|-------|-----| | SUSP | DOVR | CTR | ERR | IOVR | ESUSP | RESET | SOF | When an interrupt occurs these bits are set by hardware. Software must read them to determine the interrupt type and clear them after servicing. **Note:** These bits cannot be set by software. #### Bit 7 = **SUSP** Suspend mode request This bit is set by hardware when no SOFs have been received for 3 ms, indicating a suspend mode request from the USB bus. The suspend request check is active immediately after each USB reset event and its disabled by hardware when suspend mode is forced (FSUSP bit of CTLR register) until the end of resume sequence. #### Bit 6 = **DOVR** *DMA over/underrun*. This bit is set by hardware if the ST7 processor can't answer a DMA request in time. - 0: No over/underrun detected - 1: Over/underrun detected Bit 5 = **CTR** Correct Transfer. This bit is set by hardware when a correct transfer operation is performed. The type of transfer can be determined by looking at bits TP3-TP2 in register PIDR. The Endpoint on which the transfer was made is identified by bits EP1-EP0 in register IDR. - 0: No Correct Transfer detected - 1: Correct Transfer detected **Note:** A transfer where the device sent a NAK or STALL handshake is considered not correct (the host only sends ACK handshakes). A transfer is considered correct if there are no errors in the PID and CRC fields, if the DATAO/DATA1 PID is sent as expected, if there were no data overruns, bit stuffing or framing errors. #### Bit 4 = ERR Error. This bit is set by hardware whenever one of the errors listed below has occurred: - 0: No error detected - 1: Timeout, CRC, bit stuffing or nonstandard framing error detected ### Bit 3 = **IOVR** *Interrupt overrun.* This bit is set when hardware tries to set ERR, or SOF before they have been cleared by software. - 0: No overrun detected - 1: Overrun detected #### Bit 2 = **ESUSP** End suspend mode. This bit is set by hardware when, during suspend mode, activity is detected that wakes the USB interface up from suspend mode. This interrupt is serviced by a specific vector, in order to wake up the ST7 from HALT mode. - 0: No End Suspend detected - 1: End Suspend detected #### Bit 1 = **RESET** USB reset. This bit is set by hardware when the USB reset sequence is detected on the bus. - 0: No USB reset signal detected - 1: USB reset signal detected **Note:** The DADDR, EP0RA, EP0RB, EP1RA, EP1RB, EP2RA and EP2RB registers are reset by a USB reset. Bit 0 = SOF Start of frame. This bit is set by hardware when a low-speed SOF indication (keep-alive strobe) is seen on the USB bus. It is also issued at the end of a resume sequence. 0: No SOF signal detected1: SOF signal detected **Note:** To avoid spurious clearing of some bits, it is recommended to clear them using a load instruction where all bits which must not be altered are set, and all bits to be cleared are reset. Avoid readmodify-write instructions like AND, XOR.. ### **INTERRUPT MASK REGISTER (IMR)** Read / Write Reset Value: 0000 0000 (00h) 7 0 SUS DOV CTR **ERR** IOVR ESU RES SOF PM RM Μ SPM ETM Μ Μ Μ Bits 7:0 = These bits are mask bits for all interrupt condition bits included in the ISTR. Whenever one of the IMR bits is set, if the corresponding ISTR bit is set, and the I bit in the CC register is cleared, an interrupt request is generated. For an explanation of each bit, please refer to the corresponding bit description in ISTR. #### **CONTROL REGISTER (CTLR)** Read / Write Reset Value: 0000 0110 (06h) Bits 7:4 = Reserved. Forced by hardware to 0. #### Bit 3 = **RESUME** Resume. This bit is set by software to wake-up the Host when the ST7 is in suspend mode. 0: Resume signal not forced 1: Resume signal forced on the USB bus. Software should clear this bit after the appropriate delay. #### Bit 2 = **PDWN** Power down. This bit is set by software to turn off the 3.3V onchip voltage regulator that supplies the external pull-up resistor and the transceiver. 0: Voltage regulator on 1: Voltage regulator off **Note:** After turning on the voltage regulator, software should allow at least 3 µs for stabilisation of the power supply before using the USB interface. #### Bit 1 = **FSUSP** Force suspend mode This bit is set by software to enter Suspend mode. The ST7 should also be halted allowing at least 600 ns before issuing the HALT instruction. 0: Suspend mode inactive 1: Suspend mode active When the hardware detects USB activity, it resets this bit (it can also be reset by software). #### Bit 0 = **FRES** Force reset. This bit is set by software to force a reset of the USB interface, just as if a RESET sequence came from the USB. 0: Reset not forced 1: USB interface reset forced. The USB is held in RESET state until software clears this bit, at which point a "USB-RESET" interrupt will be generated if enabled. #### **DEVICE ADDRESS REGISTER (DADDR)** Read / Write Reset Value: 0000 0000 (00h) Bit 7 =Reserved. Forced by hardware to 0. #### Bits 6:0 = ADD[6:0] Device address, 7 bits. Software must write into this register the address sent by the host during enumeration. **Note:** This register is also reset when a USB reset is received from the USB bus or forced through bit FRES in the CTLR register. ## USB INTERFACE (Cont'd) ENDPOINT n REGISTER A (EPnRA) Read / Write Reset Value: 0000 xxxx (0xh) 7 | ST_ | DTOG | STAT | STAT | TBC | TBC | ТВС | твс | |-----|------|------|------|-----|-----|-----|-----| | OUT | _TX | _TX1 | _TX0 | 3 | 2 | 1 | 0 | These registers (EP0RA, EP1RA and EP2RA) are used for controlling data transmission. They are also reset by the USB bus reset. **Note**: Endpoint 2 and the EP2RA register are not available on some devices (see device feature list and register map). #### Bit 7 = **ST\_OUT** Status out. This bit is set by software to indicate that a status out packet is expected: in this case, all nonzero OUT data transfers on the endpoint are STALLed instead of being ACKed. When ST\_OUT is reset, OUT transactions can have any number of bytes, as needed. Bit 6 = **DTOG\_TX** Data Toggle, for transmission transfers. It contains the required value of the toggle bit (0=DATA0, 1=DATA1) for the next transmitted data packet. This bit is set by hardware at the reception of a SETUP PID. DTOG\_TX toggles only when the transmitter has received the ACK signal from the USB host. DTOG\_TX and also DTOG\_RX (see EPnRB) are normally updated by hardware, at the receipt of a relevant PID. They can be also written by software. Bits 5:4 = **STAT\_TX[1:0]** Status bits, for transmission transfers. These bits contain the information about the endpoint status, which are listed below: | STAT_TX1 | STAT_TX0 | Meaning | |----------|----------|---------------------------------------------------------------------------------------------------| | 0 | 0 | <b>DISABLED:</b> transmission transfers cannot be executed. | | 0 | 1 | <b>STALL</b> : the endpoint is stalled and all transmission requests result in a STALL handshake. | | 1 | 0 | <b>NAK</b> : the endpoint is naked and all transmission requests result in a NAK handshake. | | 1 | 1 | <b>VALID</b> : this endpoint is enabled for transmission. | These bits are written by software. Hardware sets the STAT\_TX bits to NAK when a correct transfer has occurred (CTR=1) related to a IN or SETUP transaction addressed to this endpoint; this allows the software to prepare the next set of data to be transmitted. Bits 3:0 = **TBC[3:0]** Transmit byte count for Endpoint n. Before transmission, after filling the transmit buffer, software must write in the TBC field the transmit packet size expressed in bytes (in the range 0-8). #### **ENDPOINT n REGISTER B (EPnRB)** Read / Write Reset Value: 0000 xxxx (0xh) | 7 | | | | | | | 0 | |------|-------------|--------------|--------------|-----|-----|-----|-----| | CTRL | DTOG<br>_RX | STAT<br>_RX1 | STAT<br>_RX0 | EA3 | EA2 | EA1 | EA0 | These registers (EP1RB and EP2RB) are used for controlling data reception on Endpoints 1 and 2. They are also reset by the USB bus reset. **Note**: Endpoint 2 and the EP2RB register are not available on some devices (see device feature list and register map). Bit 7 = **CTRL** Control. This bit should be 0. **Note:** If this bit is 1, the Endpoint is a control endpoint. (Endpoint 0 is always a control Endpoint, but it is possible to have more than one control Endpoint). Bit 6 = DTOG\_RX Data toggle, for reception transfers. It contains the expected value of the toggle bit (0=DATA0, 1=DATA1) for the next data packet. This bit is cleared by hardware in the first stage (Setup Stage) of a control transfer (SETUP transactions start always with DATA0 PID). The receiver toggles DTOG\_RX only if it receives a correct data packet and the packet's data PID matches the receiver sequence bit. Bit 5:4 = **STAT\_RX** [1:0] Status bits, for reception transfers. These bits contain the information about the endpoint status, which are listed below: | STAT_RX1 | STAT_RX0 | Meaning | |----------|----------|-----------------------------------------------------------------------------------------------| | 0 | | <b>DISABLED</b> : reception transfers cannot be executed. | | 0 | 1 | <b>STALL:</b> the endpoint is stalled and all reception requests result in a STALL handshake. | | 1 | 0 | NAK: the endpoint is naked and all reception requests result in a NAK handshake. | |---|---|----------------------------------------------------------------------------------| | 1 | 1 | <b>VALID</b> : this endpoint is enabled for reception. | These bits are written by software. Hardware sets the STAT\_RX bits to NAK when a correct transfer has occurred (CTR=1) related to an OUT or SET-UP transaction addressed to this endpoint, so the software has the time to elaborate the received data before acknowledging a new transaction. #### Bits 3:0 = **EA[3:0]** Endpoint address. Software must write in this field the 4-bit address used to identify the transactions directed to this endpoint. Usually EP1RB contains "0001" and EP2RB contains "0010". #### **ENDPOINT 0 REGISTER B (EP0RB)** Read / Write Reset Value: 1000 0000 (80h) | 7 | | | | | | 0 | |---|------------|-------------|---|---|---|---| | 1 | DTOG<br>RX | STAT<br>RX1 | 0 | 0 | 0 | 0 | This register is used for controlling data reception on Endpoint 0. It is also reset by the USB bus reset. Bit 7 = Forced by hardware to 1. Bit 6:4 = Refer to the EPnRB register for a description of these bits. Bit 3:0 = Forced by hardware to 0. #### 4.4.5 Programming Considerations In the following, the interaction between the USB interface and the application program is described. Apart from system reset, action is always initiated by the USB interface, driven by one of the USB events associated with the Interrupt Status Register (ISTR) bits. #### 4.4.5.1 Initializing the Registers At system reset, the software must initialize all registers to enable the USB interface to properly generate interrupts and DMA requests. - Initialize the DMAR, IDR, and IMR registers (choice of enabled interrupts, address of DMA buffers). Refer the paragraph titled initializing the DMA Buffers. - Initialize the EP0RA and EP0RB registers to enable accesses to address 0 and endpoint 0 to support USB enumeration. Refer to the paragraph titled Endpoint Initialization. - 3. When addresses are received through this channel, update the content of the DADDR. - If needed, write the endpoint numbers in the EA fields in the EP1RB and EP2RB register. #### 4.4.5.2 Initializing DMA buffers The DMA buffers are a contiguous zone of memory whose maximum size is 48 bytes. They can be placed anywhere in the memory space, typically in RAM, to enable the reception of messages. The 10 most significant bits of the start of this memory area are specified by bits DA15-DA6 in registers DMAR and IDR, the remaining bits are 0. The memory map is shown in Figure 27. Each buffer is filled starting from the bottom (last 3 address bits=000) up. #### 4.4.5.3 Endpoint Initialization To be ready to receive: Set STAT\_RX to VALID (11b) in EP0RB to enable reception. To be ready to transmit: - 1. Write the data in the DMA transmit buffer. - In register EPnRA, specify the number of bytes to be transmitted in the TBC field - Enable the endpoint by setting the STAT\_TX bits to VALID (11b) in EPnRA. **Note:** Once transmission and/or reception are enabled, registers EPnRA and/or EPnRB (respectively) must not be modified by software, as the hardware can change their value on the fly. When the operation is completed, they can be accessed again to enable a new operation. #### 4.4.5.4 Interrupt Handling #### Start of Frame (SOF) The interrupt service routine may monitor the SOF events to have a 1 ms synchronization event to the USB bus. This interrupt is generated at the end of a resume sequence too and can be used to detect this event. #### **USB Reset (RESET)** When this event occurs, the DADDR register is reset, and communication is disabled in all endpoint registers (the USB interface will not respond to any packet). Software is responsible for reenabling endpoint 0 within 10 ms of the end of reset. To do this you set the STAT\_RX bits in the EP0RB register to VALID. #### Suspend (SUSP) The CPU is warned about the lack of SOF events for more than 3 ms, which is a suspend request. The software should set the USB interface to suspend mode and execute an ST7 HALT instruction to meet the USB-specified power constraints. #### **End Suspend (ESUSP)** The CPU is alerted by activity on the USB, which causes an ESUSP interrupt. The ST7 automatically terminates HALT mode. #### **Correct Transfer (CTR)** When this event occurs, the hardware automatically sets the STAT\_TX or STAT\_RX to NAK. Note: Every valid endpoint is NAKed until software clears the CTR bit in the ISTR register, independently of the endpoint number addressed by the transfer which generated the CTR interrupt. **Note:** If the event triggering the CTR interrupt is a SETUP transaction, both STAT\_TX and STAT\_RX are set to NAK. 2. Read the PIDR to obtain the token and the IDR to get the endpoint number related to the last transfer. **Note:** When a CTR interrupt occurs, the TP3-TP2 bits in the PIDR register and EP1-EP0 bits in the IDR register stay unchanged until the CTR bit in the ISTR register is cleared. 3. Clear the CTR bit in the ISTR register. Table 14. USB Register Map and Reset Values | Address<br>(Hex.) | Register<br>Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|----------------------|-------------|--------------|---------------|---------------|--------|--------|-----------|-----------| | 25 | PIDR | TP3 | TP2 | 0 | 0 | 0 | 0 | 0 | 0 | | | Reset Value | x | x | 0 | 0 | 0 | 0 | 0 | 0 | | 26 | DMAR | DA15 | DA14 | DA13 | DA12 | DA11 | DA10 | DA9 | DA8 | | | Reset Value | x | x | x | x | x | x | x | x | | 27 | IDR | DA7 | DA6 | EP1 | EP0 | CNT3 | CNT2 | CNT1 | CNT0 | | | Reset Value | x | x | x | x | 0 | 0 | 0 | 0 | | 28 | ISTR | SUSP | DOVR | CTR | ERR | IOVR | ESUSP | RESET | SOF | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 29 | IMR | SUSPM | DOVRM | CTRM | ERRM | IOVRM | ESUSPM | RESETM | SOFM | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 2A | CTLR | 0 | 0 | 0 | 0 | RESUME | PDWN | FSUSP | FRES | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | 2B | DADDR | 0 | ADD6 | ADD5 | ADD4 | ADD3 | ADD2 | ADD1 | ADD0 | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 2C | EP0RA<br>Reset Value | ST_OUT<br>0 | DTOG_TX<br>0 | STAT_TX1 | STAT_TX0<br>0 | TBC3 | TBC2 | TBC1<br>x | TBC0<br>x | | 2D | EP0RB<br>Reset Value | 1<br>1 | DTOG_RX<br>0 | STAT_RX1<br>0 | STAT_RX0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0 | | 2E | EP1RA<br>Reset Value | ST_OUT<br>0 | DTOG_TX<br>0 | STAT_TX1<br>0 | STAT_TX0<br>0 | TBC3 | TBC2 | TBC1<br>x | TBC0<br>x | | 2F | EP1RB | CTRL | DTOG_RX | STAT_RX1 | STAT_RX0 | EA3 | EA2 | EA1 | EA0 | | | Reset Value | 0 | 0 | 0 | 0 | x | x | x | x | | 30 | EP2RA<br>Reset Value | ST_OUT<br>0 | DTOG_TX<br>0 | STAT_TX1 | STAT_TX0<br>0 | TBC3 | TBC2 | TBC1 | TBC0<br>x | | 31 | EP2RB | CTRL | DTOG_RX | STAT_RX1 | STAT_RX0 | EA3 | EA2 | EA1 | EA0 | | | Reset Value | 0 | 0 | 0 | 0 | x | x | x | x | #### 4.5 I C BUS INTERFACE (I2C) #### 4.5.1 Introduction The I<sup>2</sup>C Bus Interface serves as an interface between the microcontroller and the serial fC bus. It provides both multimaster and slave functions, and controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration and timing. It supports fast I C mode (400kHz). #### 4.5.2 Main Features - Parallel bus/I<sup>2</sup>C protocol converter - Multi-Master capability - Interrupt generation - Standard I<sup>2</sup>C mode/Fast I<sup>2</sup>C mode - 7-bit Addressing #### ■ I<sup>2</sup>C Slave Mode - Start bit detection flag - Detection of misplaced Start or Stop condition - Transfer problem detection - Address Matched detection - Default Address detection - End of byte transmission flag - Transmitter/Receiver flag - Stop bit Detection #### ■ I<sup>2</sup>C Master Mode - I<sup>2</sup>C bus busy flag - Arbitration lost flag - End of byte transmission flag - Transmitter/Receiver flag - Clock generation #### 4.5.3 General Description In addition to receiving and transmitting data, this interface converts it from serial to parallel format and vice versa, using either an interrupt or polled handshake. The interrupts are enabled or disabled by software. The interface is connected to the fC bus by a data pin (SDAI) and by a clock pin (SCLI). It can be connected both with a standard fC bus and a Fast fC bus. This selection is made by software. #### **Mode Selection** The interface can operate in the four following modes: - Slave transmitter/receiver - Master transmitter/receiver By default, it operates in slave mode. The interface automatically switches from slave to master after it generates a START condition and from master to slave in case of arbitration loss or a STOP generation, this allows Multi-Master capability. #### Communication Flow In Master mode, it initiates a data transfer and generates the clock signal. A serial data transfer always begins with a start condition and ends with a stop condition. Both start and stop conditions are generated in master mode by software. In Slave mode, the interface is capable of recognising its own address (7-bit), and the General Call address. The General Call address detection may be enabled or disabled by software. Data and addresses are transferred as 8-bit bytes, MSB first. The first byte following the start condition is the address byte; it is always transmitted in Master mode. A 9th clock pulse follows the 8 clock cycles of a byte transfer, during which the receiver must send an acknowledge bit to the transmitter. Refer to Figure 1. Figure 1. I<sup>2</sup>C BUS Protocol Acknowledge may be enabled and disabled by software. The I<sup>2</sup>C interface address and/or general call address can be selected by software. The speed of the PC interface may be selected between Standard (0-100KHz) and Fast fC (100-400KHz). #### **SDA/SCL Line Control** Transmitter mode: the interface holds the clock line low before transmission to wait for the microcontroller to write the byte in the Data Register. Receiver mode: the interface holds the clock line low after reception to wait for the microcontroller to read the byte in the Data Register. The SCL frequency (FSCL) is controlled by a programmable clock divider which depends on the I<sup>2</sup>C bus mode. When the I<sup>2</sup>C cell is enabled, the SDA and SCL ports must be configured as floating open-drain output or floating input. In this case, the value of the external pull-up resistance used depends on the application. When the PC cell is disabled, the SDA and SCL ports revert to being standard I/O port pins. #### 4.5.4 Functional Description Refer to the CR, SR1 and SR2 registers inSection 4.5.5. for the bit definitions. By default the ${}^{2}C$ interface operates in Slave mode (M/SL bit is cleared) except when it initiates a transmit or receive sequence. #### 4.5.4.1 Slave Mode As soon as a start condition is detected, the address is received from the SDA line and sent to the shift register; then it is compared with the address of the interface or the General Call address (if selected by software). **Address not matched** the interface ignores it and waits for another Start condition. **Address matched** the interface generates in sequence: - Acknowledge pulse if the ACK bit is set. - EVF and ADSL bits are set with an interrupt if the ITE bit is set. Then the interface waits for a read of the SR1 register, **holding the SCL line low** (see Figure 3 Transfer sequencing EV1). Next, read the DR register to determine from the least significant bit if the slave must enter Receiver or Transmitter mode. #### Slave Receiver Following the address reception and after SR1 register has been read, the slave receives bytes from the SDA line into the DR register via the internal shift register. After each byte the interface generates in sequence: - Acknowledge pulse if the ACK bit is set - EVF and BTF bits are set with an interrupt if the ITE bit is set. Then the interface waits for a read of the SR1 register followed by a read of the DR register, holding the SCL line low (see Figure 3 Transfer sequencing EV2). #### Slave Transmitter Following the address reception and after SR1 register has been read, the slave sends bytes from the DR register to the SDA line via the internal shift register. The slave waits for a read of the SR1 register followed by a write in the DR register, **holding the SCL line low** (see Figure 3 Transfer sequencing EV3). When the acknowledge pulse is received: The EVF and BTF bits are set by hardware with an interrupt if the ITE bit is set. #### Closing slave communication After the last data byte is transferred a Stop Condition is generated by the master. The interface detects this condition and sets: EVF and STOPF bits with an interrupt if the ITE bit is set. Then the interface waits for a read of the SR2 register (see Figure 3 Transfer sequencing EV4). #### **Error Cases** BERR: Detection of a Stop or a Start condition during a byte transfer. In this case, the EVF and the BERR bits are set with an interrupt if the ITE bit is set. If it is a Stop then the interface discards the data, released the lines and waits for another Start condition. If it is a Start then the interface discards the data and waits for the next slave address on the bus. AF: Detection of a non-acknowledge bit. In this case, the EVF and AF bits are set with an interrupt if the ITE bit is set. **Note**: In both cases, SCL line is not held low; however, SDA line can remain low due to possible «0» bits transmitted last. It is then necessary to release both lines by software. #### How to release the SDA / SCL lines Set and subsequently clear the STOP bit while BTF is set. The SDA/SCL lines are released after the transfer of the current byte. #### 4.5.4.2 Master Mode To switch from default Slave mode to Master mode a Start condition generation is needed. #### Start condition and Transmit Slave address Setting the START bit while the BUSY bit is cleared causes the interface to switch to Master mode (M/SL bit set) and generates a Start condition. Once the Start condition is sent: The EVF and SB bits are set by hardware with an interrupt if the ITE bit is set. Then the master waits for a read of the SR1 register followed by a write in the DR register with the Slave address byte, **holding the SCL line low** (see Figure 3 Transfer sequencing EV5). Then the slave address byte is sent to the SDA line via the internal shift register. After completion of this transfer (and acknowledge from the slave if the ACK bit is set): The EVF bit is set by hardware with interrupt generation if the ITE bit is set. Then the master waits for a read of the SR1 register followed by a write in the CR register (for example set PE bit), **holding the SCL line low**(see Figure 3 Transfer sequencing EV6). Next the master must enter Receiver or Transmitter mode. #### **Master Receiver** Following the address transmission and after SR1 and CR registers have been accessed, themaster receives bytes from the SDA line into theDR register via the internal shift register. After each byte the interface generates in sequence: - Acknowledge pulse if if the ACK bit is set - EVF and BTF bits are set by hardware with an interrupt if the ITE bit is set. Then the interface waits for a read of the SR1 register followed by a read of the DR register, holding the SCL line low (see Figure 3 Transfer sequencing EV7). To close the communication: before reading the last byte from the DR register, set the STOP bit to generate the Stop condition. The interface goes automatically back to slave mode (M/SL bit cleared). **Note:** In order to generate the non-acknowledge pulse after the last received data byte, the ACK bit must be cleared just before reading the second last data byte. #### **Master Transmitter** Following the address transmission and after SR1 register has been read, the master sends bytes from the DR register to the SDA line via the internal shift register. The master waits for a read of the SR1 register followed by a write in the DR register, **holding the SCL line low** (see Figure 3 Transfer sequencing EV8). When the acknowledge bit is received, the interface sets: EVF and BTF bits with an interrupt if the ITE bit is set. To close the communication: after writing the last byte to the DR register, set the STOP bit to generate the Stop condition. The interface goes automatically back to slave mode (M/SL bit cleared). #### **Error Cases** - BERR: Detection of a Stop or a Start condition during a byte transfer. In this case, the EVF and BERR bits are set by hardware with an interrupt if ITE is set. - AF: Detection of a non-acknowledge bit. In this case, the EVF and AF bits are set by hardware with an interrupt if the ITE bit is set. To resume, set the START or STOP bit. - ARLO: Detection of an arbitration lost condition. In this case the ARLO bit is set by hardware (with an interrupt if the ITE bit is set and the interface goes automatically back to slave mode (the M/SL bit is cleared). **Note**: In all these cases, the SCL line is not held low; however, the SDA line can remain low due to possible «0» bits transmitted last. It is then necessary to release both lines by software. #### Figure 3. Transfer Sequencing #### Slave receiver: #### Legend: S=Start, P=Stop, A=Acknowledge, NA=Non-acknowledge EVx=Event (with interrupt if ITE=1) **EV1:** EVF=1, ADSL=1, cleared by reading SR1 register. EV2: EVF=1, BTF=1, cleared by reading SR1 register followed by reading DR register. EV3: EVF=1, BTF=1, cleared by reading SR1 register followed by writing DR register. EV3-1: EVF=1, AF=1, cleared by reading SR1 register. EV4: EVF=1, STOPF=1, cleared by reading SR2 register. EV5: EVF=1, SB=1, cleared by reading SR1 register followed by writing DR register. EV6: EVF=1, cleared by reading SR1 register followed by writing CR register (for example PE=1). EV7: EVF=1, BTF=1, cleared by reading SR1 register followed by reading DR register. EV8: EVF=1, BTF=1, cleared by reading SR1 register followed by writing DR register. Figure 4. Event Flags and Interrupt Generation #### 4.5.5 Register Description ### I<sup>2</sup>C CONTROL REGISTER (CR) Read / Write Reset Value: 0000 0000 (00h) 7 0 0 PE ENGC START ACK STOP ITE Bit 7:6 = Reserved. Forced to 0 by hardware. #### Bit 5 = **PE** Peripheral enable. This bit is set and cleared by software. - 0: Peripheral disabled - 1: Master/Slave capability #### Notes - When PE=0, all the bits of the CR register and the SR register except the Stop bit are reset. All outputs are released while PE=0 - When PE=1, the corresponding I/O pins are selected by hardware as alternate functions. - To enable the I<sup>2</sup>C interface, write the CR register TWICE with PE=1 as the first write only activates the interface (only PE is set). #### Bit 4 = **ENGC** Enable General Call. This bit is set and cleared by software. It is also cleared by hardware when the interface is disabled (PE=0). The 00h General Call address is acknowledged (01h ignored). - 0: General Call disabled - 1: General Call enabled Bit 3 = **START** Generation of a Start condition This bit is set and cleared by software. It is also cleared by hardware when the interface is disabled (PE=0) or when the Start condition is sent (with interrupt generation if ITE=1). - In master mode: - 0: No start generation - 1: Repeated start generation - In slave mode: - 0: No start generation - 1: Start generation when the bus is free #### Bit 2 = **ACK** Acknowledge enable. This bit is set and cleared by software. It is also cleared by hardware when the interface is disabled (PE=0). - 0: No acknowledge returned - 1: Acknowledge returned after an address byte or a data byte is received #### Bit 1 = **STOP** Generation of a Stop condition This bit is set and cleared by software. It is also cleared by hardware in master mode. Note: This bit is not cleared when the interface is disabled (PE=0). - In master mode: - 0: No stop generation - 1: Stop generation after the current byte transfer or after the current Start condition is sent. The STOP bit is cleared by hardware when the Stop condition is sent. - In slave mode: - 0: No stop generation - 1: Release the SCL and SDA lines after the current byte transfer (BTF=1). In this mode the STOP bit has to be cleared by software. #### Bit 0 = **ITE** Interrupt enable. This bit is set and cleared by software and cleared by hardware when the interface is disabled (PE=0). - 0: Interrupts disabled - 1: Interrupts enabled Refer to Figure 4 for the relationship between the events and the interrupt. SCL is held low when the SB, BTF or ADSL flags or an EV6 event (See Figure 3) is detected. ## I<sup>2</sup>C INTERFACE (Cont'd) I<sup>2</sup>C STATUS REGISTER 1 (SR1) Read Only Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |-----|---|-----|------|-----|------|------|----| | EVF | 0 | TRA | BUSY | BTF | ADSL | M/SL | SB | #### Bit 7 = **EVF** Event flag. This bit is set by hardware as soon as an event occurs. It is cleared by software reading SR2 register in case of error event or as described in Figure 3. It is also cleared by hardware when the interface is disabled (PE=0). 0: No event - 1: One of the following events has occurred: - BTF=1 (Byte received or transmitted) - ADSL=1 (Address matched in Slave mode while ACK=1) - SB=1 (Start condition generated in Master mode) - AF=1 (No acknowledge received after byte transmission if ACK=1) - STOPF=1 (Stop condition detected in Slave mode) - ARLO=1 (Arbitration lost in Master mode) - BERR=1 (Bus error, misplaced Start or Stop condition detected) - Address byte successfully transmitted in Master mode. Bit 6 = Reserved. Forced to 0 by hardware. #### Bit 5 = TRA Transmitter/Receiver. When BTF is set, TRA=1 if a data byte has been transmitted. It is cleared automatically when BTF is cleared. It is also cleared by hardware after detection of Stop condition (STOPF=1), loss of bus arbitration (ARLO=1) or when the interface is disabled (PE=0). 0: Data byte received (if BTF=1) 1: Data byte transmitted #### Bit 4 = **BUSY** Bus busy. This bit is set by hardware on detection of a Start condition and cleared by hardware on detection of a Stop condition. It indicates a communication in progress on the bus. This information is still updated when the interface is disabled (PE=0). 0: No communication on the bus 1: Communication ongoing on the bus #### Bit 3 = **BTF** Byte transfer finished. This bit is set by hardware as soon as a byte is correctly received or transmitted with interrupt generation if ITE=1. It is cleared by software reading SR1 register followed by a read or write of DR register. It is also cleared by hardware when the interface is disabled (PE=0). - Following a byte transmission, this bit is set after reception of the acknowledge clock pulse. In case an address byte is sent, this bit is set only after the EV6 event (See Figure 3). BTF is cleared by reading SR1 register followed by writing the next byte in DR register. - Following a byte reception, this bit is set after transmission of the acknowledge clock pulse if ACK=1. BTF is cleared by reading SR1 register followed by reading the byte from DR register. The SCL line is held low while BTF=1. 0: Byte transfer not done 1: Byte transfer succeeded Bit 2 = **ADSL** Address matched (Slave mode). This bit is set by hardware as soon as the received slave address matched with the OAR register content or a general call is recognized. An interrupt is generated if ITE=1. It is cleared by software reading SR1 register or by hardware when the interface is disabled (PE=0). The SCL line is held low while ADSL=1. 0: Address mismatched or not received 1: Received address matched #### Bit 1 = M/SL Master/Slave. This bit is set by hardware as soon as the interface is in Master mode (writing START=1). It is cleared by hardware after detecting a Stop condition on the bus or a loss of arbitration (ARLO=1). It is also cleared when the interface is disabled (PE=0). 0: Slave mode 1: Master mode #### Bit 0 = **SB** Start bit (Master mode). This bit is set by hardware as soon as the Start condition is generated (following a write START=1). An interrupt is generated if ITE=1. It is cleared by software reading SR1 register followed by writing the address byte in DR register. It is also cleared by hardware when the interface is disabled (PE=0). 0: No Start condition 1: Start condition generated ### I<sup>2</sup>C INTERFACE (Cont'd) ### I<sup>2</sup>C STATUS REGISTER 2 (SR2) Read Only Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |---|---|---|----|-------|------|------|------| | 0 | 0 | 0 | AF | STOPF | ARLO | BERR | GCAL | Bit 7:5 = Reserved. Forced to 0 by hardware. #### Bit 4 = **AF** Acknowledge failure This bit is set by hardware when no acknowledge is returned. An interrupt is generated if ITE=1. It is cleared by software reading SR2 register or by hardware when the interface is disabled (PE=0). The SCL line is not held low while AF=1. 0: No acknowledge failure 1: Acknowledge failure Bit 3 = **STOPF** Stop detection (Slave mode). This bit is set by hardware when a Stop condition is detected on the bus after an acknowledge (if ACK=1). An interrupt is generated if ITE=1. It is cleared by software reading SR2 register or by hardware when the interface is disabled (PE=0). The SCL line is not held low while STOPF=1. 0: No Stop condition detected 1: Stop condition detected Bit 2 = ARLO Arbitration lost This bit is set by hardware when the interface los- es the arbitration of the bus to another master. An interrupt is generated if ITE=1. It is cleared by software reading SR2 register or by hardware when the interface is disabled (PE=0). After an ARLO event the interface switches back automatically to Slave mode (M/SL=0). The SCL line is not held low while ARLO=1. 0: No arbitration lost detected 1: Arbitration lost detected #### Bit 1 = **BERR** Bus error. This bit is set by hardware when the interface detects a misplaced Start or Stop condition. An interrupt is generated if ITE=1. It is cleared by software reading SR2 register or by hardware when the interface is disabled (PE=0). The SCL line is not held low while BERR=1. 0: No misplaced Start or Stop condition 1: Misplaced Start or Stop condition #### Bit 0 = GCAL General Call (Slave mode). This bit is set by hardware when a general call address is detected on the bus while ENGC=1. It is cleared by hardware detecting a Stop condition (STOPF=1) or when the interface is disabled (PE=0). 0: No general call address detected on bus 1: general call address detected on bus ### I<sup>2</sup>C INTERFACE (Cont'd) I<sup>2</sup>C CLOCK CONTROL REGISTER (CCR) Read / Write Reset Value: 0000 0000 (00h) | / | | | | | | | U | |-------|-----|-----|-----|-----|-----|-----|-----| | FM/SM | CC6 | CC5 | CC4 | CC3 | CC2 | CC1 | CC0 | ### Bit 7 = **FM/SM** Fast/Standard $^{2}C$ mode. This bit is set and cleared by software. It is not cleared when the interface is disabled (PE=0). 0: Standard I<sup>2</sup>C mode 1: Fast I<sup>2</sup>C mode #### Bit 6:0 = **CC6-CC0** 7-bit clock divider. These bits select the speed of the bus ( $F_{SCL}$ ) depending on the ${}^{2}C$ mode. They are not cleared when the interface is disabled (PE=0). - Standard mode (FM/SM=0): F<sub>SCL</sub> <= 100kHz $\mathsf{F}_{\mathsf{SCL}} = \mathsf{f}_{\mathsf{CPU}}/(2\mathsf{x}([\mathsf{CC6..CC0}] + 2))$ - Fast mode (FM/SM=1): $F_{SCI} > 100kHz$ $F_{SCL} = f_{CPU}/(3x([CC6..CC0]+2))$ Note: The programmed $F_{SCL}$ assumes no load on SCL and SDA lines. ### I<sup>2</sup>C DATA REGISTER (DR) Read / Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |----|----|----|----|----|----|----|----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | #### Bit 7:0 = **D7-D0** *8-bit Data Register.* These bits contains the byte to be received or transmitted on the bus. - Transmitter mode: Byte transmission start automatically when the software writes in the DR register. - Receiver mode: the first data byte is received automatically in the DR register using the least significant bit of the address. Then, the next data bytes are received one by one after reading the DR register. ### I<sup>2</sup>C OWN ADDRESS REGISTER (OAR) Read / Write Reset Value: 0000 0000 (00h) ### Bit 7:1 = ADD7-ADD1 Interface address. These bits define the ${}^{\hat{r}}$ C bus address of the interface. They are not cleared when the interface is disabled (PE=0). #### Bit 0 = **ADD0** Address direction bit. This bit is don't care, the interface acknowledges either 0 or 1. It is not cleared when the interface is disabled (PE=0). Note: Address 01h is always ignored. ## I2C INTERFACE (Cont'd) ## Table 15. I<sup>2</sup>C Register Map | Address<br>(Hex.) | Register<br>Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|------------------|-----------------------|---------------|-----|-------|-------|------|------|-----| | 5F | CR | | | PE | ENGC | START | ACK | STOP | ITE | | 5E | SR1 | EVF | | TRA | BUSY | BTF | ADSL | M/SL | SB | | 5D | SR2 | AF STOPF ARLO BERR GC | | | | | GCAL | | | | 5C | CCR | FM/SM | FM/SM CC6 CC0 | | | | | | | | 5B | OAR | ADD7 ADD0 | | | | | | | | | 59 | DR | | | | DR7 . | . DR0 | | | | #### 4.6 SERIAL COMMUNICATIONS INTERFACE (SCI) #### 4.6.1 Introduction The Serial Communications Interface (SCI) offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. #### 4.6.2 Main Features - Full duplex, asynchronous communications - NRZ standard format (Mark/Space) - Independently programmable transmit and receive baud rates up to 250K baud. - Programmable data word length (8 or 9 bits) - Receive buffer full, Transmit buffer empty and End of Transmission flags - Two receiver wake-up modes: - Address bit (MSB) - Idle line - Muting function for multiprocessor configurations - Separate enable bits for Transmitter and Receiver - Three error detection flags: - Overrun error - Noise error - Frame error - Five interrupt sources with flags: - Transmit data register empty - Transmission complete - Receive data register full - Idle line received - Overrun error detected #### 4.6.3 General Description The interface is externally connected to another device by two pins (see Figure 5): - TDO: Transmit Data Output. When the transmitter is disabled, the output pin returns to its I/O port configuration. When the transmitter is enabled and nothing is to be transmitted, the TDO pin is at high level. - RDI: Receive Data Input is the serial data input. Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. Through this pins, serial data is transmitted and received as frames comprising: - An Idle Line prior to transmission or reception - A start bit - A data word (8 or 9 bits) least significant bit first - A Stop bit indicating that the frame is complete. ## **SERIAL COMMUNICATIONS INTERFACE**(Cont'd) **Figure 5. SCI Block Diagram** #### 4.6.4 Functional Description The block diagram of the Serial Control Interface, is shown in Figure 5. It contains 4 dedicated registers: - Two control registers (CR1 & CR2) - A status register (SR) - A baud rate register (BRR) Refer to the register descriptions in Section 4.6.5 for the definitions of each bit. #### 4.6.4.1 Serial Data Format Word length may be selected as being either 8 or 9 bits by programming the M bit in the CR1 register (see Figure 5). The TDO pin is in low state during the start bit. The TDO pin is in high state during the stop bit. An Idle character is interpreted as an entire frame of "1"s followed by the start bit of the next frame which contains data. A Break character is interpreted on receiving "0"s for some multiple of the frame period. At the end of the last break frame the transmitter inserts an extra "1" bit to acknowledge the start bit. Transmission and reception are driven by their own baud rate generator. Figure 6. Word length programming #### 4.6.4.2 Transmitter The transmitter can send data words of either 8 or 9 bits depending on the M bit status. When the M bit is set, word length is 9 bits and the 9th bit (the MSB) has to be stored in the T8 bit in the CR1 register. #### **Character Transmission** During an SCI transmission, data shifts out least significant bit first on the TDO pin. In this mode, the DR register consists of a buffer (TDR) between the internal bus and the transmit shift register (see Figure 5). #### **Procedure** - Select the M bit to define the word length. - Select the desired baud rate using the BRR register. - Set the TE bit to assign the TDO pin to the alternate function and to send a idle frame as first transmission. - Access the SR register and write the data to send in the DR register (this sequence clears the TDRE bit). Repeat this sequence for each data to be transmitted. Clearing the TDRE bit is always performed by the following software sequence: - 1. An access to the SR register - 2. A write to the DR register The TDRE bit is set by hardware and it indicates: - The TDR register is empty. - The data transfer is beginning. - The next data can be written in the DR register without overwriting the previous data. This flag generates an interrupt if the TIE bit is set and the I bit is cleared in the CC register. When a transmission is taking place, a write instruction to the DR register stores the data in the TDR register and which is copied in the shift register at the end of the current transmission. When no transmission is taking place, a write instruction to the DR register places the data directly in the shift register, the data transmission starts, and the TDRE bit is immediately set. When a frame transmission is complete (after the stop bit or after the break frame) the TC bit is set and an interrupt is generated if the TCIE is set and the I bit is cleared in the CC register. Clearing the TC bit is performed by the following software sequence: - 1. An access to the SR register - 2. A write to the DR register **Note:** The TDRE and TC bits are cleared by the same software sequence. #### **Break Characters** Setting the SBK bit loads the shift register with a break character. The break frame length depends on the M bit (see Figure 6). As long as the SBK bit is set, the SCI send break frames to the TDO pin. After clearing this bit by software the SCI insert a logic 1 bit at the end of the last break frame to guarantee the recognition of the start bit of the next frame. #### **Idle Characters** Setting the TE bit drives the SCI to send an idle frame before the first data frame. Clearing and then setting the TE bit during a transmission sends an idle frame after the current word. **Note:** Resetting and setting the TE bit causes the data in the TDR register to be lost. Therefore the best time to toggle the TE bit is when the TDRE bit is set i.e. before writing the next byte in the DR. #### 4.6.4.3 Receiver The SCI can receive data words of either 8 or 9 bits. When the M bit is set, word length is 9 bits and the MSB is stored in the R8 bit in the CR1 register. #### Character reception During a SCI reception, data shifts in least significant bit first through the RDI pin. In this mode, DR register consists in a buffer (RDR) between the internal bus and the received shift register (seeFigure 5). #### **Procedure** - Select the M bit to define the word length. - Select the desired baud rate using the BRR register. - Set the RE bit, this enables the receiver which begins searching for a start bit. When a character is received: - The RDRF bit is set. It indicates that the content of the shift register is transferred to the RDR. - An interrupt is generated if the RIE bit is set and the I bit is cleared in the CC register. - The error flags can be set if a frame error, noise or an overrun error has been detected during reception. Clearing the RDRF bit is performed by the following software sequence done by: - 1. An access to the SR register - 2. A read to the DR register. The RDRF bit must be cleared before the end of the reception of the next character to avoid an overrun error. #### **Break Character** When a break character is received, the SCI handles it as a framing error. #### **Idle Character** When a idle frame is detected, there is the same procedure as a data received character plus an interrupt if the ILIE bit is set and the I bit is cleared in the CC register. #### **Overrun Error** An overrun error occurs when a character is received when RDRF has not been reset. Data can not be transferred from the shift register to the TDR register as long as the RDRF bit is not cleared. When a overrun error occurs: - The OR bit is set. - The RDR content will not be lost. - The shift register will be overwritten. - An interrupt is generated if the RIE bit is set and the I bit is cleared in the CC register. The OR bit is reset by an access to the SR register followed by a DR register read operation. #### **Noise Error** Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. When noise is detected in a frame: - The NF is set at the rising edge of the RDRF bit. - Data is transferred from the Shift register to the DR register. - No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt. The NF bit is reset by a SR register read operation followed by a DR register read operation. #### Framing Error A framing error is detected when: - The stop bit is not recognized on reception at the expected time, following either a de-synchronization or excessive noise. - A break is received. When the framing error is detected: - the FE bit is set by hardware - Data is transferred from the Shift register to the DR register. - No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt. The FE bit is reset by a SR register read operation followed by a DR register read operation. #### 4.6.4.4 Baud Rate Generation The baud rate for the receiver and transmitter (Rx and Tx) are set independently and calculated as follows: $$Tx = \frac{f_{CPU}}{(32 \cdot PR) \cdot TR} \qquad Rx = \frac{f_{CPU}}{(32 \cdot PR) \cdot RR}$$ with: PR = 1, 3, 4 or 13 (see SCP0 & SCP1 bits) TR = 1, 2, 4, 8, 16, 32, 64, 128 (see SCT0, SCT1 & SCT2 bits) RR = 1, 2, 4, 8, 16, 32, 64, 128 (see SCR0,SCR1 & SCR2 bits) All these bits are in the BRR register. **Example:** If $f_{CPU}$ is 8 MHz and if PR=13 and TR=RR=1, the transmit and receive baud rates are 19200 baud. **Note:** the baud rate registers MUST NOT be changed while the transmitter or the receiver is enabled. #### 4.6.4.5 Receiver Muting and Wake-up Feature In multiprocessor configurations it is often desirable that only the intended message recipient should actively receive the full message contents, thus reducing redundant SCI service overhead for all non addressed receivers. The non addressed devices may be placed in sleep mode by means of the muting function. Setting the RWU bit by software puts the SCI in sleep mode: All the reception status bits can not be set. All the receive interrupt are inhibited. A muted receiver may be awakened by one of the following two ways: - by Idle Line detection if the WAKE bit is reset, - by Address Mark detection if the WAKE bit is set. Receiver wakes-up by Idle Line detection when the Receive line has recognised an Idle Frame. Then the RWU bit is reset by hardware but the IDLE bit is not set. Receiver wakes-up by Address Mark detection when it received a "1" as the most significant bit of a word, thus indicating that the message is an address. The reception of this particular word wakes up the receiver, sets the RWU bit and sets the RDRF bit, which allows the receiver to receive this word normally and to use it as an address word. ## SERIAL COMMUNICATIONS INTERFACE(Cont'd) 4.6.5 Register Description #### STATUS REGISTER (SR) Read Only Reset Value: 1100 0000 (C0h) 0 **TDRE RDRF** IDLE OR 0 TC NF FΕ #### Bit 7 = **TDRE** Transmit data register empty. This bit is set by hardware when the content of the TDR register has been transferred into the shift register. An interrupt is generated if the TIE =1 in the CR2 register. It is cleared by a software sequence (an access to the SR register followed by a write to the DR register). 0: Data is not transferred to the shift register 1: Data is transferred to the shift register Note: data will not be transferred to the shift register as long as the TDRE bit is not reset. #### Bit 6 = **TC** *Transmission complete*. This bit is set by hardware when transmission of a frame containing Data, a Preamble or a Break is complete. An interrupt is generated if TCIE=1 in the CR2 register. It is cleared by a software sequence (an access to the SR register followed by a write to the DR register). 0: Transmission is not complete 1: Transmission is complete #### Bit 5 = RDRF Received data ready flag. This bit is set by hardware when the content of the RDR register has been transferred into the DR register. An interrupt is generated if RIE=1 in the CR2 register. It is cleared by hardware when RE=0 or by a software sequence (an access to the SR register followed by a read to the DR register). Data is not received 1: Received data is ready to be read #### Bit 4 = **IDLE** *Idle line detect*. This bit is set by hardware when a Idle Line is detected. An interrupt is generated if the ILIE=1 in the CR2 register. It is cleared by hardware when RE=0 by a software sequence (an access to the SR register followed by a read to the DR register). 0: No Idle Line is detected 1: Idle Line is detected Note: The IDLE bit will not be set again until the RDRF bit has been set itself (i.e. a new idle line occurs). This bit is not set by an idle line when the receiver wakes up from wake-up mode. #### Bit $3 = \mathbf{OR}$ Overrun error. This bit is set by hardware when the word currently being received in the shift register is ready to be transferred into the RDR register while RDRF=1. An interrupt is generated if RIE=1 in the CR2 register. It is cleared by hardware when RE=0 by a software sequence (an access to the SR register followed by a read to the DR register). 0: No Overrun error 1: Overrun error is detected Note: When this bit is set RDR register content will not be lost but the shift register will be overwritten. #### Bit 2 = NF Noise flag. This bit is set by hardware when noise is detected on a received frame. It is cleared by hardware when RE=0 by a software sequence (an access to the SR register followed by a read to the DR regis- 0: No noise is detected 1: Noise is detected **Note:** This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. #### Bit 1 = FE Framing error. This bit is set by hardware when a de-synchronization, excessive noise or a break character is detected. It is cleared by hardware when RE=0 by a software sequence (an access to the SR register followed by a read to the DR register). 0: No Framing error is detected 1: Framing error or break character is detected Note: This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. If the word currently being transferred causes both frame error and overrun error, it will be transferred and only the OR bit will be set. Bit 0 = Reserved, forced by hardware to 0. ## SERIAL COMMUNICATIONS INTERFACE(Cont'd) CONTROL REGISTER 1 (CR1) Read/Write Reset Value: Undefined Bit 7 = R8 Receive data bit 8. This bit is used to store the 9th bit of the received word when M=1. Bit 6 = **T8** Transmit data bit 8. This bit is used to store the 9th bit of the transmitted word when M=1. Bit 5 = Reserved, forced by hardware to 0. Bit 4 = M Word length. This bit determines the data length. It is set or cleared by software. 0: 1 Start bit, 8 Data bits, 1 Stop bit 1: 1 Start bit, 9 Data bits, 1 Stop bit Bit 3 = **WAKE** Wake-Up method. This bit determines the SCI Wake-Up method, it is set or cleared by software. 0: Idle Line 1: Address Mark Bit 2:0 = Reserved, forced by hardware to 0. #### **CONTROL REGISTER 2 (CR2)** Read/Write Reset Value: 0000 0000 (00h) Bit 7 = TIE Transmitter interrupt enable. This bit is set and cleared by software. 0: interrupt is inhibited 1: An SCI interrupt is generated whenever TDRE=1 in the SR register. Bit 6 = TCIE Transmission complete interrupt ena- This bit is set and cleared by software. 0: interrupt is inhibited 1: An SCI interrupt is generated whenever TC=1 in the SR register Bit 5 = **RIE** Receiver interrupt enable. This bit is set and cleared by software. 0: interrupt is inhibited 1: An SCI interrupt is generated whenever OR=1 or RDRF=1 in the SR register Bit 4 = **ILIE** *Idle line interrupt enable.* This bit is set and cleared by software. 0: interrupt is inhibited 1: An SCİ interrupt is generated whenever IDLE=1 in the SR register. Bit 3 = **TE** Transmitter enable. This bit enables the transmitter and assigns the TDO pin to the alternate function. It is set and cleared by software. 0: Transmitter is disabled, the TDO pin is back to the I/O port configuration. 1: Transmitter is enabled **Note:** during transmission, a "0" pulse on the TE bit ("0" followed by "1") sends a preamble after the current word. Bit 2 = RE Receiver enable. This bit enables the receiver. It is set and cleared by software. Receiver is disabled, it resets the RDRF, IDLE, OR, NF and FE bits of the SR register. 1: Receiver is enabled and begins searching for a start bit. #### Bit 1 = **RWU** Receiver wake-up. This bit determines if the SCI is in mute mode or not. It is set and cleared by software and can be cleared by hardware when a wake-up sequence is recognized. 0: Receiver in active mode 1: Receiver in mute mode Bit 0 = **SBK** Send break. This bit set is used to send break characters. It is set and cleared by software. 0: No break character is transmitted 1: Break characters are transmitted **Note:** If the SBK bit is set to "1" and then to "0", the transmitter will send a BREAK word at the end of the current word. ## SERIAL COMMUNICATIONS INTERFACE(Cont'd) DATA REGISTER (DR) Read/Write Reset Value: Undefined Contains the Received or Transmitted data character, depending on whether it is read from or written to. | 7 | _ | | | | | | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | DR7 | DR6 | DR5 | DR4 | DR3 | DR2 | DR1 | DR0 | The Data register performs a double function (read and write) since it is composed of two registers, one for transmission (TDR) and one for reception (RDR). The TDR register provides the parallel interface between the internal bus and the output shift register (see Figure 5). The RDR register provides the parallel interface between the input shift register and the internal bus (see Figure 5). #### **BAUD RATE REGISTER (BRR)** Read/Write Reset Value: 00xx xxxx (XXh) | 7 | | | | | | | 0 | |------|------|------|------|------|------|------|------| | SCP1 | SCP0 | SCT2 | SCT1 | SCT0 | SCR2 | SCR1 | SCR0 | Bit 7:6= **SCP[1:0]** First SCI Prescaler These 2 prescaling bits allow several standard clock division ranges: | PR Prescaling factor | SCP1 | SCP0 | |----------------------|------|------| | 1 | 0 | 0 | | 3 | 0 | 1 | | 4 | 1 | 0 | | 13 | 1 | 1 | #### Bit 5:3 = SCT[2:0] SCI Transmitter rate divisor These 3 bits, in conjunction with the SCP1 & SCP0 bits define the total division applied to the bus clock to yield the transmit rate clock in conventional Baud Rate Generator mode. | TR dividing factor | SCT2 | SCT1 | SCT0 | |--------------------|------|------|------| | 1 | 0 | 0 | 0 | | 2 | 0 | 0 | 1 | | 4 | 0 | 1 | 0 | | 8 | 0 | 1 | 1 | | 16 | 1 | 0 | 0 | | 32 | 1 | 0 | 1 | | 64 | 1 | 1 | 0 | | 128 | 1 | 1 | 1 | #### Bit 2:0 = SCR[2:0] SCI Receiver rate divisor. These 3 bits, in conjunction with the SCP1 & SCP0 bits define the total division applied to the bus clock to yield the receive rate clock in conventional Baud Rate Generator mode. | RR dividing factor | SCR2 | SCR1 | SCR0 | |--------------------|------|------|------| | 1 | 0 | 0 | 0 | | 2 | 0 | 0 | 1 | | 4 | 0 | 1 | 0 | | 8 | 0 | 1 | 1 | | 16 | 1 | 0 | 0 | | 32 | 1 | 0 | 1 | | 64 | 1 | 1 | 0 | | 128 | 1 | 1 | 1 | # SERIAL COMMUNICATIONS INTERFACE(Cont'd) Table 16. SCI Register Map and Reset Values | Address<br>(Hex.) | Register Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|---------------|------|------|------|------|------|------|------|------| | 30 | SR | TDRE | TC | RDRF | IDLE | OR | NF | FE | 0 | | | Reset Value | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | 31 | DR | DR7 | DR6 | DR5 | DR4 | DR3 | DR2 | DR1 | DR0 | | | Reset Value | Х | х | х | х | х | Х | х | х | | 32 | BRR | SCP1 | SCP0 | SCT2 | SCT1 | SCT0 | SCR2 | SCR1 | SCR0 | | | Reset Value | 0 | 0 | х | х | х | Х | х | х | | 33 | CR1 | R8 | T8 | 0 | М | WAKE | 0 | 0 | 0 | | | Reset Value | Х | х | 0 | х | х | 0 | 0 | 0 | | 34 | CR2 | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 4.7 PWM/BRM GENERATOR (DAC) #### 4.7.1 Introduction This PWM/BRM peripheral includes two types of PWM/BRM outputs, with differing step resolutions based on the Pulse Width Modulator (PWM) and Binary Rate Multiplier (BRM) Generator technique are available. It allows the digital to analog conversion (DAC) when used with external filtering. #### 4.7.2 Main Features - Fixed frequency: f<sub>CPU</sub>/64 - Resolution: T<sub>CPU</sub> - 10-Bit PWM/BRM generator with a step of $V_{DD}/2^{10}$ (5mV if $V_{DD}=5V$ ) - 12-bit PWM/BRM generator with step of V<sub>DD</sub>/2<sup>12</sup> (1.25mV if V<sub>DD</sub>=5V). #### 4.7.3 Functional Description # 4.7.3.1 10-bit PWM/BRM The 10 bits of the 10-bit PWM/BRM are distributed as 6 PWM bits and 4 BRM bits. The generator consists of a 12-bit counter (common for all channels), a comparator and the PWM/BRM generation logic. # PWM Generation Figure 28. PWM Generation The counter increments continuously, clocked at internal CPU clock. Whenever the 6 least significant bits of the counter (defined as the PWM counter) overflow, the output level for all active channels is set. The state of the PWM counter is continuously compared to the PWM binary weight for each channel, as defined in the relevant PWM register, and when a match occurs the output level for that channel is reset. This Pulse Width modulated signal must be filtered, using an external RC network placed as close as possible to the associated pin. This provides an analog voltage proportional to the average charge passed to the external capacitor. Thus for a higher mark/space ratio (High time much greater than Low time) the average output voltage is higher. The external components of the RC network should be selected for the filtering level required for control of the system variable. Each output may individually have its polarity inverted by software, and can also be used as a logical output. 74/101 # PWM/BRM GENERATOR (Cont'd) PWM/BRM Outputs The PWM/BRM outputs are assigned to dedicated pins. In these pins, the PWM/BRM outputs are connected to a serial resistor which must be taken into account to calculate the RC filter (seeFigure 29). In any case, the RC filter time must be higher than TCPUx64. Figure 29. Typical PWM Output Filter Table 17. 6-Bit PWM Ripple After Filtering | C <sub>ext</sub> (μF) | V RIPPLE (mV) | |-----------------------|---------------| | 0.128 | 78 | | 1.28 | 7.8 | | 12.8 | 0.78 | With RC filter (R=1kW), $f_{CPU} = 8 MHz$ $V_{DD} = 5V$ PWM Duty Cycle 50% R=Rint+Rext (Rext is optional). **Note:** After a reset these pins are tied low by default and are not in a high impedance state. Figure 30. PWM Simplified Voltage Output After Filtering # PWM/BRM GENERATOR (Cont'd) BRM Generation The BRM bits allow the addition of a pulse to widen a standard PWM pulse for specific PWM cycles. This has the effect of "fine-tuning" the PWM Duty cycle (without modifying the base duty cycle), thus, with the external filtering, providing additional fine voltage steps. The incremental pulses (with duration of $\tau_{CPU}$ ) are added to the beginning of the original PWM pulse. The PWM intervals which are added to are specified in the 4-bit BRM register and are encoded as shown in the following table. The BRM values shown may be combined together to provide a summation of the incremental pulse intervals specified. The pulse increment corresponds to the PWM resolution. For example, if - Data 18h is written to the PWM register - Data 06h (00000110b) is written to the BRM register - with a 8MHz internal clock (125ns resolution) Then 3.0 $\mu$ s-long pulse will be output at 8 $\mu$ s intervals, except for cycles numbered 2,4,6,10,12,14, where the pulse is broadened to 3.125 $\mu$ s. **Note.** If 00h is written to both PWM and BRM registers, the generator output will remain at "0". Conversely, if both registers hold data 3Fh and 0Fh, respectively, the output will remain at "1" for all intervals #1 to #15, but it will return to zero at interval #0 for an amount of time corresponding to the PWM resolution ( $T_{CPLI}$ ). An output can be set to a continuous "1" level by clearing the PWM and BRM values and setting POL = "1" (inverted polarity) in the PWM register. This allows a PWM/BRM channel to be used as an additional I/O pin if the DAC function is not required. Table 18. Bit BRM Added Pulse Intervals (Interval #0 not selected). | BRM 4 - Bit Data | Incremental Pulse Intervals | |------------------|-----------------------------| | 0000 | none | | 0001 | i = 8 | | 0010 | i = 4,12 | | 0100 | i = 2,6,10,14 | | 1000 | i = 1,3,5,7,9,11,13,15 | Figure 31. BRM pulse addition (PWM > 0) # PWM/BRM GENERATOR (Cont'd) Figure 32. Simplified Filtered Voltage Output Schematic with BRM added Figure 33. Graphical Representation of 4-Bit BRM Added Pulse Positions #### PWM/BRM GENERATOR (Cont'd) #### 4.7.3.2 12-Bit PWM/BRM The 12 bits of the 12-bit PWM/BRM generator are distributed as 6 PWM bits and 6 BRM bits. #### **PWM Generation** The functionality of the PWM generation is equivalent to the PWM generation of the 10-bit PWM/BRM described in the previous paragraph and so will not be repeated here. Please refer to the previous paragraph for functionality, to be used in conjunction with the Register description. #### **BRM Generation** A 6-bit BRM register defining the intervals where an incremental pulse (with duration of $T_{CPU}$ ) is added to the beginning of the original PWM pulse. | BRM 6 - Bit Data | Incremental Pulse Intervals | |------------------|-----------------------------| | 000000 | none | | 000001 | i = 32 | | 000010 | i = 16,48 | | 000100 | i = 8,24,40,56 | | 001000 | i = 4,12,20,28,36,44,52,60 | | 010000 | i = 2,6,10,50,54,58,62 | | 100000 | i = 1,3,5,7,9,55,59,61,63 | #### 4.7.3.3 PWM/BRM OUTPUTS The PWM/BRM outputs are assigned to dedicated pins. If necessary, these pins can be used in push-pull or open-drain modes under software control. In these pins, the PWM/BRM outputs are connected to a serial resistor which must be taken into account to calculate the RC filter. Figure 34. Precision for PWM/BRM Tuning for VOUTEFF (After filtering) #### PWM/BRM GENERATOR (Cont'd) #### 4.7.4 Register Description #### 4.7.4.1 10-bit PWM/BRM REGISTERS On a channel basis, the 10 bits are separated into two data registers: - A 6-bit PWM register corresponding to the binary weight of the PWM pulse. - A 4-bit BRM register defining the intervals where an incremental pulse is added to the beginning of the original PWM pulse. Two BRM channel values share the same register. **Note:** The number of PWM and BRM channels available depends on the device. Refer to the device pin description and register map. #### PWM[1:8] REGISTERS Read/Write Reset Value 1000 0000 (80h) Bit 7 = Reserved (read as "1") Bit 6 = POL Polarity Bit. When POL is set, output signal polarity is inverse; otherwise, no change occurs. Bits 5:0 = **P[5:0]** PWM Pulse Binary Weight for channel i. #### **BRM REGISTERS** **BRM21 (Channels 2 + 1)** BRM43 (Channels 4 + 3) **BRM65** (Channels 6 + 5) **BRM87 (Channels 8 + 7)** Read/Write Reset Value: 0000 0000 (00h) Bits 7:4 = **B[7:4]** *BRM Bits (channel i+1)* Bits 3:0 = **B[3:0]** BRM Bits (channel i) #### 4.7.4.2 12-bit PWM/BRM REGISTERS The 12 bits are separated into two data registers: - A 6-bit PWM register corresponding to the binary weight of the PWM pulse. - A 6-bit BRM register defining the intervals where incremental pulses are added to the beginning of the original PWM pulse. #### **PWM0 REGISTER** Read/ Write Reset Value: 1000 0000 (80h) Bit 7 = Reserved (read as "1") Bit 6 = **POL** Polarity Bit. When POL is set, output signal polarity is inverse; otherwise, no change occurs. Bits 5:0 = **P[5:0]** *PWM Pulse Binary Weight* #### **BRM0 REGISTER** Read/ Write Reset Value: 1100 0000 (C0h) Bits 7:6 = Unused Bits 5:0 = **B[5:0]** *BRM Bits* **Note:** From the programmer's point of view, the PWM and BRM registers can be regarded as being combined to give one data value. For example (10-bit): # Table 19. PWMA Register Map | Address<br>(Hex.) | Register<br>Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------------|------------------|---|-------|-------------------------|---|---------------|----------|---|---|--| | 22 | PWM0 | | POL | P5P0 | | | | | | | | 23 | BRM0 | | | | | BRM Ch | nannel 0 | | | | | 24 | PWM1 | | POL | P5P0 | | | | | | | | 25 | BRM21 | | BRM C | hannel 2 | | BRM Channel 1 | | | | | | 26 | PWM2 | | POL | P5P0 | | | | | | | | 27 | PWM3 | | POL | P5P0 | | | | | | | | 28 | BRM43 | | BRM C | Channel 4 BRM Channel 3 | | | | | | | | 29 | PWM4 | | POL | P5P0 | | | | | | | # 4.8 8-BIT A/D CONVERTER (ADC) #### 4.8.1 Introduction The on-chip Analog to Digital Converter (ADC) peripheral is a 8-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 8 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 8 different sources. The result of the conversion is stored in a 8-bit Data Register. The A/D converter is controlled through a Control/Status Register. #### 4.8.2 Main Features - 8-bit conversion - Up to 8 channels with multiplexed input - Linear successive approximation - Data register (DR) which contains the results - Conversion complete status flag - On/off bit (to reduce consumption) The block diagram is shown in Figure 35. Figure 35. ADC block diagram # 8-BIT A/D CONVERTER (ADC)(Cont'd) 4.8.3 Functional Description The high level reference voltage $V_{DDA}$ must be connected externally to the $V_{DD}$ pin. The low level reference voltage $V_{SSA}$ must be connected externally to the $V_{SS}$ pin. In some devices (refer to device pin out description) high and low level reference voltages are internally connected to the $V_{DD}$ and $V_{SS}$ pins. Conversion accuracy may therefore be degraded by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines. #### Characteristics The conversion is monotonic meaning the result never decreases if the analog input does not and never increases if the analog input does not. If input voltage is greater than or equal to $V_{DD}$ (voltage reference high) then results = FFh (full scale) without overflow indication. If input voltage $\leq$ V<sub>SS</sub> (voltage reference low) then the results = 00h. The conversion time is 64 CPU clock cycles including a sampling time of 31.5 CPU clock cycles. The A/D converter is linear and the digital result of the conversion is given by the formula: Digital result = $$\frac{255 * Input Voltage}{Reference Voltage}$$ Where Reference Voltage is V<sub>DD</sub> - V<sub>SS</sub>. The accuracy of the conversion is described in the Electrical Characteristics Section. #### Procedure Refer to the CSR and SR registers Section 4.8.4 for the bit definitions. The analog input ports must be configured as input, no pull-up, no interrupt. Refer to the «I/O ports» chapter. Using these pins as analog inputs does not affect the ability of the port to be read as a logic input. In the CSR register: - Select the CH2 to CH0 bits to assign the analog channel to convert. Refer to Table 20. - Set the ADON bit. Then the A/D converter is enabled after a stabilization time (typically 30 μs). It then performs a continuous conversion of the selected channel. When a conversion is complete - The COCO bit is set by hardware. - No interrupt is generated. - The result is in the DR register. A write to the CSR register aborts the current conversion, resets the COCO bit and starts a new conversion. Notes: The A/D converter may be disabled by resetting the ADON bit. This feature allows reduced power consumption when no conversion is needed The A/D converter is not affected by WAIT mode. When the MCU enters HALT mode with the A/D converter enabled, the converter is disabled until the HALT mode is exited and the start-up delay has elapsed. A stabilisation time is also required before accurate conversions can be performed. # 8-BIT A/D CONVERTER (ADC)(Cont'd) 4.8.4 Register Description CONTROL/STATUS REGISTER (CSR) Read/Write Reset Value: 0000 0000 (00h) | 7 | _ | | | | | | 0 | |------|---|------|---|---|-----|-----|-----| | coco | - | ADON | 0 | - | CH2 | CH1 | СНО | Bit 7 = COCO Conversion Complete. This bit is set by hardware. It is cleared by software reading the result in the DR register or writing to the CSR register. 0: Conversion is not complete. 1: Conversion can be read from the DR register. Bit 6 = Reserved. Must always be cleared. Bit 5 = ADON A/D converter On. This bit is set and cleared by software. 0: A/D converter is switched off. 1: A/D converter is switched on. Note: a typically 30µs delay time is necessary for the ADC to stabilize when the ADON bit is set. Bit 4 = Reserved. Forced by hardware to 0. Bit 3 = Reserved. Must always be cleared. Bits 2-0: CH2-CH0 Channel Selection. These bits are set and cleared by software. They select the analog input to convert. Table 20. Channel Selection | Pin* | CH2 | CH1 | CH0 | |------|-----|-----|-----| | AIN0 | 0 | 0 | 0 | | AIN1 | 0 | 0 | 1 | | AIN2 | 0 | 1 | 0 | | AIN3 | 0 | 1 | 1 | | AIN4 | 1 | 0 | 0 | | AIN5 | 1 | 0 | 1 | | AIN6 | 1 | 1 | 0 | | AIN7 | 1 | 1 | 1 | (\*The number of pins varies according to the device. Refer to the device pinout). #### **DATA REGISTER (DR)** Read Only Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | Bit 7:0 = AD7-AD0 Analog Converted Value. This register contains the converted analog value in the range 00h to FFh. Reading this register reset the COCO flag. **Table 21. ADC Register Map** | Address<br>(Hex.) | Register<br>Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|------------------|------|---------|------|---|---|-----|-----|-----| | 0B | CSR | coco | - | ADON | 0 | - | CH2 | CH1 | CH0 | | 0A | DR | | AD7 AD0 | | | | | | | # **5 INSTRUCTION SET** #### **5.1 ST7 ADDRESSING MODES** The ST7 Core features 17 different addressing modes which can be classified in 7 main groups: | Addressing Mode | Example | |-----------------|-----------------| | Inherent | nop | | Immediate | ld A,#\$55 | | Direct | ld A,\$55 | | Indexed | Id A,(\$55,X) | | Indirect | ld A,([\$55],X) | | Relative | jrne loop | | Bit operation | bset byte,#5 | The ST7 Instruction set is designed to minimize the number of bytes required per instruction: To do so, most of the addressing modes may be subdivided in two sub-modes called long and short: - Long addressing mode is more powerful because it can use the full 64 Kbyte address space, however it uses more bytes and more CPU cycles - Short addressing mode is less powerful because it can generally only access page zero (0000h -00FFh range), but the instruction size is more compact, and faster. All memory to memory instructions use short addressing modes only (CLR, CPL, NEG, BSET, BRES, BTJT, BTJF, INC, DEC, RLC, RRC, SLL, SRL, SRA, SWAP) The ST7 Assembler optimizes the use of long and short addressing modes. **Table 22. ST7 Addressing Mode Overview** | Mode | | Syntax Destination | | Pointer<br>Address<br>(Hex.) | Pointer Size<br>(Hex.) | Length<br>(Bytes) | | |-----------|----------|--------------------|---------------------|------------------------------|------------------------|-------------------|-----| | Inherent | T | | nop | | | | + 0 | | Immediate | | | Id A,#\$55 | | | | + 1 | | Short | Direct | | ld A,\$10 | 00FF | | | + 1 | | Long | Direct | | ld A,\$1000 | 0000FFFF | | | + 2 | | No Offset | Direct | Indexed | ld A,(X) | 00FF | | | + 0 | | Short | Direct | Indexed | ld A,(\$10,X) | 001FE | | | + 1 | | Long | Direct | Indexed | Id A,(\$1000,X) | 0000FFFF | | | + 2 | | Short | Indirect | | ld A,[\$10] | 00FF | 00FF | byte | + 2 | | Long | Indirect | | ld A,[\$10.w] | 0000FFFF | 00FF | word | + 2 | | Short | Indirect | Indexed | ld A,([\$10],X) | 001FE | 00FF | byte | + 2 | | Long | Indirect | Indexed | ld A,([\$10.w],X) | 0000FFFF | 00FF | word | + 2 | | Relative | Direct | | jrne loop | PC+/-127 | | | + 1 | | Relative | Indirect | | jrne [\$10] | PC+/-127 | 00FF | byte | + 2 | | Bit | Direct | | bset \$10,#7 | 00FF | | | + 1 | | Bit | Indirect | | bset [\$10],#7 | 00FF | 00FF | byte | + 2 | | Bit | Direct | Relative | btjt \$10,#7,skip | 00FF | | | + 2 | | Bit | Indirect | Relative | btjt [\$10],#7,skip | 00FF | 00FF | byte | + 3 | #### ST7 ADDRESSING MODES(Cont'd) #### 5.1.1 Inherent All Inherent instructions consist of a single byte. The opcode fully specifies all the required information for the CPU to process the operation. | Inherent Instruction | Function | |----------------------------|-------------------------------------| | NOP | No operation | | TRAP | S/W Interrupt | | WFI | Wait For Interrupt (Low Power Mode) | | HALT | Halt Oscillator (Lowest Power Mode) | | RET | Sub-routine Return | | IRET | Interrupt Sub-routine Return | | SIM | Set Interrupt Mask | | RIM | Reset Interrupt Mask | | SCF | Set Carry Flag | | RCF | Reset Carry Flag | | RSP | Reset Stack Pointer | | LD | Load | | CLR | Clear | | PUSH/POP | Push/Pop to/from the stack | | INC/DEC | Increment/Decrement | | TNZ | Test Negative or Zero | | CPL, NEG | 1 or 2 Complement | | MUL | Byte Multiplication | | SLL, SRL, SRA, RLC,<br>RRC | Shift and Rotate Operations | | SWAP | Swap Nibbles | #### 5.1.2 Immediate Immediate instructions have two bytes, the first byte contains the opcode, the second byte contains the the operand value. | Immediate Instruction | Function | |-----------------------|-----------------------| | LD | Load | | СР | Compare | | ВСР | Bit Compare | | AND, OR, XOR | Logical Operations | | ADC, ADD, SUB, SBC | Arithmetic Operations | #### 5.1.3 Direct In Direct instructions, the operands are referenced by their memory address. The direct addressing mode consists of two submodes: #### Direct (short) The address is a byte, thus requires only one byte after the opcode, but only allows 00 - FF addressing space. #### **Direct (long)** The address is a word, thus allowing 64 Kbyte addressing space, but requires 2 bytes after the opcode #### 5.1.4 Indexed (No Offset, Short, Long) In this mode, the operand is referenced by its memory address, which is defined by the unsigned addition of an index register (X or Y) with an offset. The indirect addressing mode consists of three sub-modes: # Indexed (No Offset) There is no offset, (no extra byte after the opcode), and allows 00 - FF addressing space. #### Indexed (Short) The offset is a byte, thus requires only one byte after the opcode and allows 00 - 1FE addressing space. #### Indexed (long) The offset is a word, thus allowing 64 Kbyte addressing space and requires 2 bytes after the opcode. #### 5.1.5 Indirect (Short, Long) The required data byte to do the operation is found by its memory address, located in memory (pointer). The pointer address follows the opcode. The indirect addressing mode consists of two sub-modes: #### Indirect (short) The pointer address is a byte, the pointer size is a byte, thus allowing 00 - FF addressing space, and requires 1 byte after the opcode. #### Indirect (long) The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. # ST7 ADDRESSING MODES(Cont'd) #### 5.1.6 Indirect Indexed (Short, Long) This is a combination of indirect and short indexed addressing modes. The operand is referenced by its memory address, which is defined by the unsigned addition of an index register value (X or Y) with a pointer value located in memory. The pointer address follows the opcode. The indirect indexed addressing mode consists of two sub-modes: #### **Indirect Indexed (Short)** The pointer address is a byte, the pointer size is a byte, thus allowing 00 - 1FE addressing space, and requires 1 byte after the opcode. #### **Indirect Indexed (Long)** The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. Table 23. Instructions Supporting Direct, Indexed, Indirect and Indirect Indexed Addressing Modes | Long and Short<br>Instructions | Function | |--------------------------------|-----------------------------------------------| | LD | Load | | СР | Compare | | AND, OR, XOR | Logical Operations | | ADC, ADD, SUB, SBC | Arithmetic Additions/Substractions operations | | BCP | Bit Compare | | Short Instructions Only | Function | |----------------------------|------------------------------| | CLR | Clear | | INC, DEC | Increment/Decrement | | TNZ | Test Negative or Zero | | CPL, NEG | 1 or 2 Complement | | BSET, BRES | Bit Operations | | BTJT, BTJF | Bit Test and Jump Operations | | SLL, SRL, SRA, RLC,<br>RRC | Shift and Rotate Operations | | SWAP | Swap Nibbles | | CALL, JP | Call or Jump subroutine | #### 5.1.7 Relative mode (Direct, Indirect) This addressing mode is used to modify the PC register value, by adding an 8-bit signed offset to it | Available Relative<br>Direct/Indirect<br>Instructions | Function | |-------------------------------------------------------|------------------| | JRxx | Conditional Jump | | CALLR | Call Relative | The relative addressing mode consists of two submodes: #### Relative (Direct) The offset is following the opcode. #### Relative (Indirect) The offset is defined in memory, which address follows the opcode. #### **5.2 INSTRUCTION GROUPS** The ST7 family devices use an Instruction Set consisting of 63 instructions. The instructions may be subdivided into 13 main groups as illustrated in the following table: | Load and Transfer | LD | CLR | | | | | | | |----------------------------------|------|------|------|------|------|-------|-----|-----| | Stack operation | PUSH | POP | RSP | | | | | | | Increment/Decrement | INC | DEC | | | | | | | | Compare and Tests | СР | TNZ | BCP | | | | | | | Logical operations | AND | OR | XOR | CPL | NEG | | | | | Bit Operation | BSET | BRES | | | | | | | | Conditional Bit Test and Branch | BTJT | BTJF | | | | | | | | Arithmetic operations | ADC | ADD | SUB | SBC | MUL | | | | | Shift and Rotates | SLL | SRL | SRA | RLC | RRC | SWAP | SLA | | | Unconditional Jump or Call | JRA | JRT | JRF | JP | CALL | CALLR | NOP | RET | | Conditional Branch | JRxx | | | | | | | | | Interruption management | TRAP | WFI | HALT | IRET | | | | | | Code Condition Flag modification | SIM | RIM | SCF | RCF | | | | | # Using a pre-byte The instructions are described with one to four opcodes. In order to extend the number of available opcodes for an 8-bit CPU (256 opcodes), three different probate pockets are defined. These prebytes modify the meaning of the instruction they precede. The whole instruction becomes: PC-2 End of previous instruction PC-1 Prebyte PC opcode PC+1 Additional word (0 to 2) according to the number of bytes required to compute the effective address These prebytes enable instruction in Y as well as indirect addressing modes to be implemented. They precede the opcode of the instruction in X or the instruction using direct addressing mode. The prebytes are: PDY 90 Replace an X based instruction using immediate, direct, indexed, or inherent addressing mode by a Y one. PIX 92 Replace an instruction using direct, direct bit, or direct relative addressing mode to an instruction using the corresponding indirect addressing mode. It also changes an instruction using X indexed addressing mode to an instruction using indirect X indexed addressing mode. PIY 91 Replace an instruction using X indirect indexed addressing mode by a Y one. # **INSTRUCTION GROUPS**(Cont'd) | Mnemo | Description | Function/Example | Dst | Src | Н | T | N | Z | С | |-------|----------------------------|---------------------|--------|-----|---|---|---|---|---| | ADC | Add with Carry | A = A + M + C | А | М | Н | | N | Z | С | | ADD | Addition | A = A + M | А | М | Н | | N | Z | С | | AND | Logical And | A = A . M | А | М | | | N | Z | | | ВСР | Bit compare A, Memory | tst (A . M) | А | М | | | N | Z | | | BRES | Bit Reset | bres Byte, #3 | М | | | | | | | | BSET | Bit Set | bset Byte, #3 | М | | | | | | | | BTJF | Jump if bit is false (0) | btjf Byte, #3, Jmp1 | М | | | | | | С | | BTJT | Jump if bit is true (1) | btjt Byte, #3, Jmp1 | М | | | | | | С | | CALL | Call subroutine | | | | | | | | | | CALLR | Call subroutine relative | | | | | | | | | | CLR | Clear | | reg, M | | | | 0 | 1 | | | СР | Arithmetic Compare | tst(Reg - M) | reg | М | | | N | Z | С | | CPL | One Complement | A = FFH-A | reg, M | | | | N | Z | 1 | | DEC | Decrement | dec Y | reg, M | | | | N | Z | | | HALT | Halt | | | | | 0 | | | | | IRET | Interrupt routine return | Pop CC, A, X, PC | | | Н | Т | N | Z | С | | INC | Increment | inc X | reg, M | | | | N | Z | | | JP | Absolute Jump | jp [TBL.w] | | | | | | | | | JRA | Jump relative always | | | | | | | | | | JRT | Jump relative | | | | | | | | | | JRF | Never jump | jrf * | | | | | | | | | JRIH | Jump if ext. interrupt = 1 | | | | | | | | | | JRIL | Jump if ext. interrupt = 0 | | | | | | | | | | JRH | Jump if H = 1 | H = 1 ? | | | | | | | | | JRNH | Jump if H = 0 | H = 0 ? | | | | | | | | | JRM | Jump if I = 1 | I = 1 ? | | | | | | | | | JRNM | Jump if I = 0 | I = 0 ? | | | | | | | | | JRMI | Jump if N = 1 (minus) | N = 1 ? | | | | | | | | | JRPL | Jump if N = 0 (plus) | N = 0 ? | | | | | | | | | JREQ | Jump if Z = 1 (equal) | Z = 1 ? | | | | | | | | | JRNE | Jump if Z = 0 (not equal) | Z = 0 ? | | | | | | | | | JRC | Jump if C = 1 | C = 1 ? | | | | | | | | | JRNC | Jump if C = 0 | C = 0 ? | | | | | | | | | JRULT | Jump if C = 1 | Unsigned < | | | | | | | | | JRUGE | Jump if C = 0 | Jmp if unsigned >= | | | | | | | | | JRUGT | Jump if $(C + Z = 0)$ | Unsigned > | | | | | | | | 88/101 # **INSTRUCTION GROUPS**(Cont'd) | JRULE | Jump if $(C + Z = 1)$ | Unsigned <= | | | ] | | | | | | |-------|------------------------|-----------------|---------|---------|---|---|---|------|---|---| | LD | Load | dst <= src | reg, M | M, reg | | | | N | Z | | | MUL | Multiply | X,A = X * A | A, X, Y | X, Y, A | 1 | 0 | | | | 0 | | NEG | Negate (2's compl) | neg \$10 | reg, M | | 1 | | | N | Z | С | | NOP | No Operation | | | | 1 | | | | | | | OR | OR operation | A = A + M | А | М | 1 | | | N | Z | | | POP | Pop from the Stack | pop reg | reg | М | 1 | Н | | N | Z | С | | | | pop CC | СС | М | | " | ' | l IN | _ | | | PUSH | Push onto the Stack | push Y | М | reg, CC | 1 | | | | | | | RCF | Reset carry flag | C = 0 | | | 1 | | | | | 0 | | RET | Subroutine Return | | | | 1 | | | | | | | RIM | Enable Interrupts | I = 0 | | | | | 0 | | | | | RLC | Rotate left true C | C <= A <= C | reg, M | | 1 | | | N | Z | С | | RRC | Rotate right true C | C => A => C | reg, M | | 1 | | | N | Z | С | | RSP | Reset Stack Pointer | S = Max allowed | | | 1 | | | | | | | SBC | Substract with Carry | A = A - M - C | А | М | 1 | | | N | Z | С | | SCF | Set carry flag | C = 1 | | | 1 | | | | | 1 | | SIM | Disable Interrupts | I = 1 | | | 1 | | 1 | | | | | SLA | Shift left Arithmetic | C <= A <= 0 | reg, M | | 1 | | | N | Z | С | | SLL | Shift left Logic | C <= A <= 0 | reg, M | | 1 | | | N | Z | С | | SRL | Shift right Logic | 0 => A => C | reg, M | | 1 | | | 0 | Z | С | | SRA | Shift right Arithmetic | A7 => A => C | reg, M | | 1 | | | N | Z | С | | SUB | Substraction | A = A - M | А | М | 1 | | | N | Z | С | | SWAP | SWAP nibbles | A7-A4 <=> A3-A0 | reg, M | | 1 | | | N | Z | | | TNZ | Test for Neg & Zero | tnz lbl1 | | | 1 | | | N | Z | | | TRAP | S/W trap | S/W interrupt | | | ] | | 1 | | | | | WFI | Wait for Interrupt | | | | ] | | 0 | | | | | XOR | Exclusive OR | A = A XOR M | А | М | ] | | | N | Z | | # **6 ELECTRICAL CHARACTERISTICS** #### **6.1 ABSOLUTE MAXIMUM RATINGS** This product contains devices to protect the inputs against damage due to high static voltages, however it is advisable to take normal precaution to avoid application of any voltage higher than the specified maximum rated voltages. For proper operation it is recommended that $V_{OD}$ and $V_{OD}$ be higher than $V_{SS}$ and lower than $V_{DD}$ . Reliability is enhanced if unused inputs are connected to an appropriate logic voltage level ( $V_{DD}$ or $V_{SS}$ ). **Power Considerations.** The average chip-junction temperature, $T_J$ , in Celsius can be obtained from: $T_{I}$ = TA + PD x RthJA Where: $T_A = Ambient Temperature$ . RthJA = Package thermal resistance (junction-to ambient). $P_D = P_{INT} + P_{PORT}$ $P_{INT} = I_{DD} \times V_{DD}$ (chip internal power). P<sub>PORT</sub> = Port power dissipation (determined by the user). | Symbol | Parameter | Value | Unit | |------------------|---------------------------------------------|----------------------------------|------| | $V_{DD}$ | Supply Voltage | -0.3 to 6.0 | V | | $V_{DDA}$ | Analog Reference Voltage | -0.3 to 6.0 | V | | V <sub>I</sub> | Input Voltage | $V_{SS}$ - 0.3 to $V_{DD}$ + 0.3 | V | | Vo | Output Voltage | $V_{SS}$ - 0.3 to $V_{DD}$ + 0.3 | V | | IV <sub>DD</sub> | Total Current into V <sub>DD</sub> (source) | TBD | mA | | IV <sub>SS</sub> | Total Current out of V <sub>SS</sub> (sink) | TBD | mA | | T <sub>J</sub> | Junction Temperature | 150 | °C | | T <sub>STG</sub> | Storage Temperature | -60 to 150 | °C | **Note:** Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. # **6.2 RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Test Conditions | | Unit | | | |-----------------|--------------------------|------------------------------------------------------|------------|------|------------|-------| | Symbol | raidilletei | rest conditions | Min. | Тур. | Max. | OIIIL | | T <sub>A</sub> | Operating Temperature | 1 Suffix Version | 0 | | 70 | °C | | V <sub>DD</sub> | Operating Supply Voltage | f <sub>CPU</sub> = 8 MHz<br>f <sub>CPU</sub> = 4 MHz | 4.5<br>4.0 | | 5.5<br>5.5 | V | | fosc | Oscillator Frequency | $V_{DD} = 4.0V$ $V_{DD} = 4.5V$ | 0 | | 12<br>24 | MHz | Figure 36. Maximum Operating Frequency (Fmax) Versus Supply Voltage (YD) **Note:** The shaded area is outside the recommended operating range; device functionality is not guaranteed under these conditions. # **6.3 DC ELECTRICAL CHARACTERISTICS** $(T_A = 0 \text{ to } +70^{\circ}\text{C} \text{ unless otherwise specified})$ | | _ | | | | | | |------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------|-----------|-----------------------|------| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | V <sub>IL</sub> | Input Low Level Voltage All Input pins | | | | V <sub>DD</sub> x 0.3 | V | | V <sub>IH</sub> | Input High Level Voltage<br>All Input pins | | V <sub>DD</sub> x 0.7 | | | V | | V <sub>HYS</sub> | Hysteresis Voltage 1)<br>All Input pins | V <sub>DD</sub> = 5V | TBD | | | V | | | Low Level Output Voltage<br>All Output pins | $V_{DD} = 5.0V; I_{OL} = +10\mu A$<br>$V_{DD} = 5.0V; I_{OL} = +1.6mA$ | | | 0.1<br>0.4 | | | V <sub>OL</sub> | Low Level Output Voltage<br>High Sink I/O pins | $V_{DD} = 5.0V; I_{OL} = +10\mu A$<br>$V_{DD} = 5.0V; I_{OL} = +1.6mA$<br>$V_{DD} = 5.0V; I_{OL} = +10mA$ | | | 0.1<br>0.4<br>1.5 | V | | V <sub>OH</sub> | High Level Output Voltage All Output pins | $V_{DD}$ = 5.0V; $I_{OL}$ = -10 $\mu$ A<br>$V_{DD}$ = 5.0V; $I_{OL}$ = 1.6mA | 4.9<br>4 | | | V | | I <sub>IL</sub> | Input Leakage Current All Input pins but RESET | $V_{IN} = V_{SS}$ (No Pull-Up configured)<br>$V_{IN} = V_{DD}$ | | 0.1 | 10 | μΑ | | I <sub>IH</sub> | Input Leakage Current<br>RESET pin | $V_{IN} = V_{SS}$<br>$V_{IN} = V_{DD}$ | | -50 | 10 | μΑ | | | Supply Current in RUN Mode <sup>2)</sup> | $V_{DD}$ = 5.0V<br>$f_{OSC}$ = 12 MHz, $f_{CPU}$ = 4 MHz<br>$f_{OSC}$ = 24 MHz, $f_{CPU}$ = 8 MHz | | TBD<br>14 | TBD<br>18 | mA | | | Supply Current in SLOW Mode <sup>3)</sup> | $V_{DD}$ = 5.0V<br>$f_{OSC}$ = 12 MHz, $f_{CPU}$ = 2 MHz<br>$f_{OSC}$ = 24 MHz, $f_{CPU}$ = 4 MHz | | | TBD | mA | | I <sub>DD</sub> | Supply Current in WAIT Mode <sup>3)</sup> | $V_{DD}$ = 5.0V<br>$f_{OSC}$ = 12 MHz, $f_{CPU}$ = 4 MHz<br>$f_{OSC}$ = 24 MHz, $f_{CPU}$ = 8 MHz | | TBD<br>12 | TBD<br>18 | mA | | | Supply Current in HALT Mode | $I_{LOAD} = 0mA$ $V_{DD} = 5.0V$ | | 250 | 500 | μА | | | USB Suspend Mode <sup>4)</sup> | $I_{LOAD} = 0mA$ $V_{DD} = 5.0V$ | | 250 | 500 | μΑ | #### Notes: - 1. Hysteresis voltage between switching levels - 2. CPU running with memory access. - 3. All peripherals in stand-by - 4. CPU must be in Halt mode # **6.4 A/D CONVERTER CHARACTERISTICS** $(T_A = 0 \text{ to } +70^{\circ}\text{C} \text{ unless otherwise specified})$ | Symbol | Parameter | Test Conditions | Valu | | | Unit | |----------------|----------------------------------------------------------|---------------------------|------|------|------------|-------| | Syllibol | Farailletei | 1 est conditions | Min. | Тур. | Max. | Oiiit | | Res | Resolution | | | 8 | | Bit | | DLE<br>ILE | Differential linearity error<br>Integral linearity error | f <sub>OSC</sub> = 24 MHz | | ±0.3 | ±0.5<br>±1 | LSB | | t <sub>C</sub> | Conversion Time | f <sub>CPU</sub> = 8 MHz | | 8 | | μs | **Note**: Noise at $AV_{DD}$ , $AV_{SS} < 10 \text{mV}$ # 6.5 PWM (DAC) CHARACTERISTICS | | PWM/BRM Electrical and Timings | | | | | | | | | |----------------|--------------------------------|--------------------------|-----|------|------|------|--|--|--| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | | F | Repetition rate | T <sub>CPU</sub> = 125ns | | 125 | | kHz | | | | | Res | Resolution | T <sub>CPU</sub> = 125ns | | 125 | | ns | | | | | c | Output step | $V_{DD} = 5V$ , 10 bits | | 5 | | mV | | | | | S | Output step | $V_{DD} = 5V$ , 12 bits | | 1.25 | | mV | | | | | R <sub>S</sub> | Serial resistor | - | | 700 | 1000 | Ohms | | | | # **6.5.1 I2C CHARACTERISTICS** | I2C Electrical specifications | | | | | | | |-------------------------------------------------------------------------------------------|------------------|-------|----------|----------|----------------------|--------| | Parameter | Symbol | Unit | Standard | mode I2C | Fast mo | de I2C | | raiametei | Syllibol | Oille | Min | Max | Min | Max | | Hysteresis of Schmitt trigger inputs | | | | | | | | Fixed input levels | V <sub>HYS</sub> | V | N/A | N/A | 0.2 | | | V <sub>DD</sub> -related input levels | | | N/A | N/A | 0.05 V <sub>DD</sub> | | | Pulse width of spikes which must be suppressed by the input filter | T <sub>SP</sub> | ns | N/A | N/A | 0 ns | 50 ns | | Output fall time from VIH min to VIL max with a bus capacitance from 10 pF to 400 pF | T <sub>OF</sub> | ns | | | | | | with up to 3 mA sink current at VOL1 | 105 | 110 | | 250 | 20+0.1Cb | 250 | | with up to 6 mA sink current at VOL2 | | | N/A | N/A | 20+0.1Cb | 250 | | Input current each I/O pin with an input voltage between 0.4V and 0.9 V <sub>DD</sub> max | I | μΑ | - 10 | 10 | -10 | 10 | | Capacitance for each I/O pin | С | pF | | 10 | | 10 | N/A = Not Applicable Cb = Capacitance of one bus in pF | I2C Bus Timings | | | | | | | |----------------------------------------------------------------------------------|--------|--------|----------|-------------------|---------------------|-------| | Parameter | Standa | rd I2C | Fast I | 2C | Symbol | Unit | | Faiametei | Min | Max | Min | Max | Jayınıbol | Oiiit | | Bus free time between a STOP and START condition | 4.7 | | 1.3 | | T <sub>BUF</sub> | ms | | Hold time START condition. After this period, the first clock pulse is generated | 4.0 | | 0.6 | | T <sub>HD:STA</sub> | μs | | LOW period of the SCL clock | 4.7 | | 1.3 | | T <sub>LOW</sub> | μs | | HIGH period of the SCL clock | 4.0 | | 0.6 | | T <sub>HIGH</sub> | μs | | Set-up time for a repeated START condition | 4.7 | | 0.6 | | T <sub>SU:STA</sub> | μs | | Data hold time | 0 1) | | 0 1) | 0.9 <sup>2)</sup> | T <sub>HD:DAT</sub> | ns | | Data set-up time | 250 | | 100 | | T <sub>SU:DAT</sub> | ns | | Rise time of both SDA and SCL signals | | 1000 | 20+0.1Cb | 300 | TR | ns | | Fall time of both SDA and SCL signals | | 300 | 20+0.1Cb | 300 | TF | ns | | Set-up time for STOP condition | 4.0 | | 0.6 | | T <sub>SU:STO</sub> | ns | | Capacitive load for each bus line | | 400 | | 400 | Cb | pF | #### Notes: - 1. The device must internally provide a hold time of at least 300 ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL - 2. The maximum hold time of the START condition has only to be met if the interface does not stretch the low period of SCL signal # **USB ELECTRICAL CHARACTERISTICS** | USB DC Electrical Characteristics | | | | | | | | |------------------------------------|-----------------|-----------------------------|------|------|------|--|--| | Parameter | Symbol | Conditions | Min. | Max. | Unit | | | | Differential Input Sensitivity | $V_{DI}$ | AbsI((D+) - (D-)) | 0.2 | | V | | | | Differential Common Mode Range | V <sub>CM</sub> | Includes VDI range | 0.8 | 2.5 | V | | | | Single Ended Receiver Threshold | V <sub>SE</sub> | | 0.8 | 2.0 | V | | | | Output Levels | | | | | | | | | Static Output Low | V <sub>OL</sub> | RL of 1.5K ohms to 3.6V | | 0.3 | V | | | | Static Output High | V <sub>OH</sub> | RL of 15K ohms to<br>USBGND | 2.8 | 3.6 | V | | | | USBV <sub>CC</sub> : voltage level | USBV | V <sub>DD</sub> =5V | 3 | 3.6 | V | | | #### Notes: - RL is the load connected on the USB drivers. - All the voltages are measured from the local ground potential (USBGND). Figure 37. USB: Data signal Rise and fall time | USB: Low speed electrical characteristics | | | | | | | | |-------------------------------------------|------------------|-------------------------|-----|-----|------|--|--| | Parameter | Symbol | Conditions | Min | Max | Unit | | | | Driver characteristics: | | | | | | | | | Rise time | TR | CL=50 pF <sup>1)</sup> | 75 | | ns | | | | Nise time | IK | CL=350 pF <sup>1)</sup> | | 300 | ns | | | | Fall Time | TF | CL=50 pF <sup>1)</sup> | 75 | | ns | | | | i all tillie | 11 | CL=350 pF <sup>1)</sup> | | 300 | ns | | | | Rise/ Fall Time matching | trfm | tr/tf | 80 | 120 | % | | | | Output signal Crossover<br>Voltage | V <sub>CRS</sub> | | 1.3 | 2.0 | V | | | Note 1: Measured from 10% to 90% of the data signal # **7 GENERAL INFORMATION** #### 7.1 EPROM ERASURE EPROM version devices are erased by exposure to high intensity UV light admitted through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the EPROM devices be kept out of direct sunlight, since the UV content of sunlight can be sufficient to cause functional failure. Extended exposure to room level fluorescent lighting may also cause erasure. An opaque coating (paint, tape, label, etc...) should be placed over the package window if the product is to be operated under these lighting conditions. Covering the window also reduces $b_D$ in power-saving modes due to photo-diode leakage currents An Ultraviolet source of wave length 2537 Å yielding a total integrated dosage of 15 Watt-sec/cm² is required to erase the device. It will be erased in 15 to 20 minutes if such a UV lamp with a 12mW/cm² power rating is placed 1 inch from the device window without any interposed filters. 577 #### 7.2 PACKAGE MECHANICAL DATA Figure 38. 56-Pin Shrink Plastic Dual In Line Package, 600-mil Width Figure 39. 56-Pin Shrink Ceramic Dual In-Line Package, 600-mil Width Figure 40. 64-Pin Thin Quad Flat Package #### 7.3 ORDERING INFORMATION Each device is available for production in user programmable version (OTP) as well as in factory coded version (ROM). OTP devices are shipped to customer with a default blank content FFh, while ROM factory coded parts contain the code sent by customer. There is one common EPROM version for debugging and prototyping which features the maximum memory size and peripherals of the subfamily. Care must be taken to only use resources available on the target device. Contact sales office for further ordering information and availablity. #### 7.3.1 Transfer Of Customer Code Customer code is made up of the ROM contents and the list of the selected options (if any). The ROM contents are to be sent on diskette, or by electronic means, with the hexadecimal file generated by the development tool. All unused bytes must be set to FFh. The selected options are communicated to SGS-THOMSON using the correctly completed OPTION LIST appended. The SGS-THOMSON Sales Organization will be pleased to provide detailed information on contractual points. Figure 41. ROM Factory Coded Device Types Figure 42. OTP User Programmable Device Types **Note:** The ST72E671N4D0 (56-pin ceramic SDIP) is used as the EPROM version for the above devices. The EPROM devices are tested for operation at 25 °C only. | | ST72 | 2671 MICROCONTE | ROLLER OPTION LIST | | |----------------------|--------------|--------------------------------------|-----------------------------|----| | | | | | | | | | | | | | ddress | | | • | | | | | | | | | No. and No. | | | • | | | | | | | | | | | | • | | | GS-THOMSO | N Microelect | ronics references | | | | evice: | | []ST72671 | | | | ackage: | | [] Dual in Line Plas | stic[] Thin Quad Flat Pack: | | | | | | [] Standard (Stick) | | | | | | [] Tape & Reel | | | | | [] 0°C to + 70°C | [1\/ " | ,, | | Special Marking | - | [] No<br>etters, digits, '.', '-', ' | [].00 | " | | laximum chara | | _ | 11 | | | iaxiiiiaiii ciiaie | actor count. | TQFP64: | 10 | | | | | | | | | Comments: | D | tha annication | | | | | | the application: | | | | Scillator Frequiotes | _ | | | | | | | | | | | ngnature | | | • | | 100/101 **Notes** Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without the express written approval of SGS-THOMSON Microelectronics. ©1998 SGS-THOMSON Microelectronics - All rights reserved. Purchase of I<sup>2</sup>C Components by SGS-THOMSON Microelectronics conveys a license under the Philips I<sup>2</sup>C Patent. Rights to use these components in an I<sup>2</sup>C system is granted provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. SGS-THOMSON Microelectronics Group of Companies Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.