

The TTL/MSI SN54/74LS75 and SN54/74LS77 are latches used as temporary storage for binary information between processing units and input/output or indicator units. Information present at a data (D) input is transferred to the Q output when the Enable is HIGH and the Q output will follow the data input as long as the Enable remains HIGH. When the Enable goes LOW, the information (that was present at the data input at the time the transition occurred) is retained at the Q output until the Enable is permitted to go HIGH.

The SN54/74LS75 features complementary Q and  $\overline{Q}$  output from a 4-bit latch and is available in the 16-pin packages. For higher component density applications the SN54/74LS77 4-bit latch is available in the 14-pin package with  $\overline{Q}$  outputs omitted.



|                                   | -                                    |          |              |
|-----------------------------------|--------------------------------------|----------|--------------|
|                                   |                                      | HIGH     | LOW          |
| D <sub>1</sub> –D <sub>4</sub>    | Data Inputs                          | 0.5 U.L. | 0.25 U.L.    |
| E <sub>0-1</sub>                  | Enable Input Latches 0, 1            | 2.0 U.L. | 1.0 U.L.     |
| E <sub>2-3</sub>                  | Enable Input Latches 2, 3            | 2.0 U.L. | 1.0 U.L.     |
| $Q_1 - Q_4$                       | Latch Outputs (Note b)               | 10 U.L.  | 5 (2.5) U.L. |
| $\overline{Q_1} - \overline{Q_4}$ | Complimentary Latch Outputs (Note b) | 10 U.L.  | 5 (2.5) U.L. |

NOTES:

a) 1 Unit Load (U.L.) =  $40 \mu A HIGH$ .

b) The Output LOW drive factor is 2.5 U.L. for Military (54) and 5 U.L. for Commercial (74) Temperature Ranges.

#### TRUTH TABLE (Each latch)

| t <sub>n</sub> | tn+1   |
|----------------|--------|
| D              | Q      |
| Н              | Q<br>H |
| L              | L      |

NOTES:  $t_n = bit time before enable$ negative-going transition $<math>t_{n+1} = bit time after enable$ negative-going transition

## SN54/74LS75 SN54/74LS77

# 4-BIT D LATCH LOW POWER SCHOTTKY



## CONNECTION DIAGRAMS DIP (TOP VIEW)

## SN54/74LS75

#### LOGIC SYMBOLS







#### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

|                 |                                |                    | Limits |       |              |      |                                                |                                                                |
|-----------------|--------------------------------|--------------------|--------|-------|--------------|------|------------------------------------------------|----------------------------------------------------------------|
| Symbol          | Parameter                      |                    | Min    | Тур   | Max          | Unit | Test C                                         | onditions                                                      |
| VIH             | Input HIGH Voltage             |                    | 2.0    |       |              | V    | Guaranteed Inp<br>All Inputs                   | ut HIGH Voltage for                                            |
| Mar             |                                | 54                 |        |       | 0.7          | v    | Guaranteed Inp                                 | ut LOW Voltage for                                             |
| VIL             | Input LOW Voltage              | 74                 |        |       | 0.8          | v    | All Inputs                                     |                                                                |
| VIK             | Input Clamp Diode Voltage      |                    |        | -0.65 | -1.5         | V    | $V_{CC} = MIN, I_{IN}$                         | = - 18 mA                                                      |
| Varia           |                                |                    | 2.5    | 3.5   |              | V    | $V_{CC} = MIN, I_{OH} = MAX, V_{IN} = V_{II}$  |                                                                |
| VOH             | Output HIGH Voltage            | 74                 | 2.7    | 3.5   |              | V    | or V <sub>IL</sub> per Truth Ta                | able                                                           |
| Max             |                                | 54, 74             |        | 0.25  | 0.4          | V    | I <sub>OL</sub> = 4.0 mA                       | $V_{CC} = V_{CC} MIN,$<br>$V_{IN} = V_{IL} \text{ or } V_{IH}$ |
| VOL             | Output LOW Voltage             | 74                 |        | 0.35  | 0.5          | V    | I <sub>OL</sub> = 8.0 mA                       | per Truth Table                                                |
| h               |                                | D Input<br>E Input |        |       | 20<br>80     | μA   | $V_{CC} = MAX, V_{IN} = 2.7 V$                 |                                                                |
| ΙΗ              | Input HIGH Current             | D Input<br>E Input |        |       | 0.1<br>0.4   | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V |                                                                |
| ۱ <sub>IL</sub> | Input LOW Current              | D Input<br>E Input |        |       | -0.4<br>-1.6 | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4 V |                                                                |
| IOS             | Short Circuit Current (Note 1) |                    | -20    |       | -100         | mA   | V <sub>CC</sub> = MAX                          |                                                                |
| ICC             | Power Supply Current           |                    |        |       | 12           | mA   | V <sub>CC</sub> = MAX                          |                                                                |

Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.

#### AC CHARACTERISTICS (T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5.0 V)

|                                      |                                                      | Limits |           |          |      |                                                   |
|--------------------------------------|------------------------------------------------------|--------|-----------|----------|------|---------------------------------------------------|
| Symbol                               | Parameter                                            | Min    | Тур       | Max      | Unit | Test Conditions                                   |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay, Data to Q                         |        | 15<br>9.0 | 27<br>17 | ns   |                                                   |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay, Data to $\overline{Q}$            |        | 12<br>7.0 | 20<br>15 | ns   | V <sub>CC</sub> = 5.0 V<br>C <sub>L</sub> = 15 pF |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay, Enable to Q                       |        | 15<br>14  | 27<br>25 | ns   | C <sub>L</sub> = 15 pF                            |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay, Enable to $\overline{\mathbf{Q}}$ |        | 16<br>7.0 | 30<br>15 | ns   |                                                   |

## SN54/74LS77

|        |                                |                    |     | Limits |              |      |                                                                                   |                                                                                                |
|--------|--------------------------------|--------------------|-----|--------|--------------|------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| Symbol | l Parameter                    |                    | Min | Тур    | Max          | Unit | Test C                                                                            | onditions                                                                                      |
| VIH    | Input HIGH Voltage             |                    | 2.0 |        |              | V    | Guaranteed Inp<br>All Inputs                                                      | ut HIGH Voltage for                                                                            |
| Ma     |                                | 54                 |     |        | 0.7          | v    | Guaranteed Inp                                                                    | ut LOW Voltage for                                                                             |
| VIL    | Input LOW Voltage              | 74                 |     |        | 0.8          | v    | All Inputs                                                                        |                                                                                                |
| VIK    | Input Clamp Diode Voltage      |                    |     | -0.65  | -1.5         | V    | $V_{CC} = MIN, I_{IN}$                                                            | = – 18 mA                                                                                      |
| Varia  | Output HIGH Voltage            | 54                 | 2.5 | 3.5    |              | V    | $V_{CC} = MIN$ , $I_{OH} = MAX$ , $V_{IN} = V_{I}$<br>or $V_{IL}$ per Truth Table |                                                                                                |
| VOH    |                                | 74                 | 2.7 | 3.5    |              | V    |                                                                                   |                                                                                                |
| Vei    | Output LOW Voltage             | 54, 74             |     | 0.25   | 0.4          | V    | I <sub>OL</sub> = 4.0 mA                                                          | V <sub>CC</sub> = V <sub>CC</sub> MIN,<br>V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> |
| VOL    | Output LOW Voltage             | 74                 |     | 0.35   | 0.5          | V    | IOL = 8.0 mA                                                                      | per Truth Table                                                                                |
|        |                                | D Input<br>E Input |     |        | 20<br>80     | μΑ   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 2.7 V                                    |                                                                                                |
| ΪН     | Input HIGH Current             | D Input<br>E Input |     |        | 0.1<br>0.4   | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V                                    |                                                                                                |
| IL     | Input LOW Current              | D Input<br>E Input |     |        | -0.4<br>-1.6 | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4 V                                    |                                                                                                |
| IOS    | Short Circuit Current (Note 1) |                    | -20 |        | -100         | mA   | V <sub>CC</sub> = MAX                                                             |                                                                                                |
| ICC    | Power Supply Current           |                    |     |        | 13           | mA   | $V_{CC} = MAX$                                                                    |                                                                                                |

Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.

### AC CHARACTERISTICS (T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5.0 V)

|                                      |                                | Limits |           |          |      |                         |
|--------------------------------------|--------------------------------|--------|-----------|----------|------|-------------------------|
| Symbol                               | Parameter                      | Min    | Тур       | Max      | Unit | Test Conditions         |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay, Data to Q   |        | 11<br>9.0 | 19<br>17 | ns   | V <sub>CC</sub> = 5.0 V |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay, Enable to Q |        | 10<br>10  | 18<br>18 | ns   | С <sub>L</sub> = 15 рF  |

## SN54/74LS75 • SN54/74LS77



#### **GUARANTEED OPERATING RANGES**

| Symbol         | Parameter                           |          | Min         | Тур        | Max         | Unit |
|----------------|-------------------------------------|----------|-------------|------------|-------------|------|
| VCC            | Supply Voltage                      | 54<br>74 | 4.5<br>4.75 | 5.0<br>5.0 | 5.5<br>5.25 | V    |
| T <sub>A</sub> | Operating Ambient Temperature Range | 54<br>74 | -55<br>0    | 25<br>25   | 125<br>70   | °C   |
| ЮН             | Output Current — High               | 54, 74   |             |            | -0.4        | mA   |
| IOL            | Output Current — Low                | 54<br>74 |             |            | 4.0<br>8.0  | mA   |

#### AC SETUP REQUIREMENTS (T<sub>A</sub> = $25^{\circ}$ C, V<sub>CC</sub> = 5.0 V)

|                |                         | Limits |     |     |      |                  |
|----------------|-------------------------|--------|-----|-----|------|------------------|
| Symbol         | Parameter               | Min    | Тур | Max | Unit | Test Conditions  |
| tW             | Enable Pulse Width High | 20     |     |     | ns   |                  |
| t <sub>S</sub> | Setup Time              | 20     |     |     | ns   | $V_{CC} = 5.0 V$ |
| th             | Hold Time               | 0      |     |     | ns   |                  |





#### **DEFINITION OF TERMS**

SETUP TIME  $(t_S)$  — is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from HIGH-to-LOW in order to be recognized and transferred to the outputs.

HOLD TIME  $(t_h)$  — is defined as the minimum time following the clock transition from HIGH-to-LOW that the logic level must be maintained at the input in order to ensure continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from HIGH-to-LOW and still be recognized.