## SN54LS78A, SN74LS78A DUAL J K FLIP-FLOPS WITH PRESET, COMMON CLOCK, AND COMMON CLEAR

### SDLS200

- Package Options Include Plastic "Small Outline" Packages, Flat Packages, and Plastic and Ceramic DIPs
- Dependable Texas Instrument Quality and Reliability

#### description

The 'LS78A contains two negative-edge-triggered flipflops with individual J-K, preset inputs, and common clock and common clear inputs. The logic levels at the J and k inputs may be allowed to change while the clock pulse is high and the flip-flop will perform according to the function talbe as long as minimum setup and hold times are observed. The preset and clear are asynchronous active-low inputs. When low they override the clock and data inputs forcing the outputs to the steady-state levels as shown in the function table.

The SN54LS78A is characterized for operation over the full military temperature range of -55 °C to 125 °C. The SN74LS78A is characterized for operation from 0 °C to 70 °C.

#### logic symbol<sup>†</sup>

Ì



<sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

DECEMBER 1983-REVISED MARCH 1988

| SN54LS78A J OR W PACKAGE<br>SN74LS78A D OR N PACKAGE<br>(TOP VIEW) |
|--------------------------------------------------------------------|
|                                                                    |

|         | 4 | – <u>–</u> |
|---------|---|------------|
| 1 PRE [ | 2 | 13 🗋 1 Q   |
| 1 J 🗌   | 3 | 12 🗌 1 🖸   |
| Vcc 🗆   | 4 |            |
| CLR [   | 5 | 10 🗍 2 J   |
| 2 PRE [ | 6 | 9 🗋 2 🖸    |
| 2K 🗋    | 7 | 8]20       |



| INPUTS |     |           |   |   | ουτ    | PUTS |  |
|--------|-----|-----------|---|---|--------|------|--|
| PRE    | CLA | CLK J K Q |   |   |        | ā    |  |
| L      | Н   | х         | х | Х | н      | L    |  |
| н      | L   | х         | х | X | L      | н    |  |
| L      | L   | х         | х | X | н‡     | Н‡   |  |
| н      | н   | Ť         | L | L | QO     | āo   |  |
| н      | н   | Ť         | н | L | н      | L    |  |
| н      | н   | ÷         | Ļ | н | L      | н    |  |
| н      | н   | ŧ         | н | н | TOGGLE |      |  |
| н      | н   | н         | х | x | QO     | āo   |  |

<sup>‡</sup>This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (high) level.

PRODUCTION DATA documents contain information current as of publication date. Products conform to specifications per the terms of Texas instruments standard warranty. Production processing does not necessarily include testing of all parameters.



# SN54LS78A, SN74LS78A DUAL J-K FLIP FLOPS WITH PRESET, COMMON CLOCK, AND COMMON CLEAR

logic diagram (positive logic)



## schematics of inputs and outputs (continued)





#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)      | • • • • • • • • • • • • • • • • • • • • | <b>7</b> V        |
|---------------------------------------|-----------------------------------------|-------------------|
| Input voltage                         |                                         | <b>7</b> V        |
| Operating free-air temperature range: | SN54LS78A                               | – 55 °C to 125 °C |
|                                       | SN74LS78A                               | 0°C to 70°C       |
| Storage temperature range             | • • • • • • • • • • • • • • • • • • • • | -65°C to 150°C    |

NOTE 1: Voltage values are with respect to network ground terminal.



#### recommended operating conditions

| _                                      |                                |                                        | SN54LS78A |     | SN74LS78A |      |     |       |      |  |
|----------------------------------------|--------------------------------|----------------------------------------|-----------|-----|-----------|------|-----|-------|------|--|
|                                        |                                |                                        | MIN       | NOM | MAX       | MIN  | NOM | MAX   |      |  |
| Vcc                                    | Supply voltage                 |                                        | 4.5       | 5   | 5.5       | 4.75 | 5   | 5.75  | V    |  |
| VIH                                    | High-level input voltage       |                                        | 2         |     |           | 2    |     |       | V    |  |
| VIL                                    | Low-level input voltage        |                                        |           |     | 0.7       |      |     | 8.0   | V    |  |
| юн                                     | High-level output current      |                                        |           |     | - 0.4     |      |     | - 0,4 | mA   |  |
| OL                                     | Low-level output current       |                                        |           |     | 4         |      |     | 8     | mA   |  |
| felock                                 | Clock frequency                |                                        | 0         |     | 30        | 0    |     | 30    | MHz  |  |
|                                        | Pulse duration                 | CLK high                               | 20        |     |           | 20   |     |       |      |  |
| tw                                     | Pulse duration                 | PRE or CLR low                         | 25        |     |           | 25   |     |       | - ns |  |
|                                        | Service sime holese CLK        | data high or low                       | 20        |     |           | 20   |     |       |      |  |
| t <sub>su</sub> Setup time before CLK↓ | Setup time before CER 1        | PRE or CLR inactive                    | 20        |     |           | 20   |     |       | ns   |  |
| th                                     | Hold time-data after CLK↓      | •••••••••••••••••••••••••••••••••••••• | 0         |     |           | 0    |     |       | ns   |  |
| TA                                     | Operating free-air temperature |                                        | - 55      |     | 125       | 0    | -   | 70    | °C   |  |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |        | TEST CONDITIONS <sup>†</sup>                         |                          | 5                        | N54LS7 | '8A  | SN74LS78A      |      |      | 1              |    |  |
|-----------|--------|------------------------------------------------------|--------------------------|--------------------------|--------|------|----------------|------|------|----------------|----|--|
| PARA      | MEIER  |                                                      | TEST CONDITIO            | 3/10                     | MIN    | TYP‡ | MAX            | MIN  | TYP‡ | MAX            |    |  |
| Vικ       |        | V <sub>CC</sub> = MIN,                               | l <sub>l</sub> = – 18 mA |                          |        |      | - 1.5          |      |      | - 1.5          | V  |  |
|           |        | V <sub>CC</sub> = MIN,<br>I <sub>OH</sub> = − 0.4 mA | V <sub>IH</sub> = 2 V,   | V <sub>IL</sub> = 0.7 V, | 2.5    | 3.4  |                |      |      |                | v  |  |
| ∨он       |        | V <sub>CC</sub> = MIN,<br>I <sub>OH</sub> = 0.4 mA   | V <sub>IH</sub> = 2 V,   | V <sub>IL</sub> = 0.8 V, |        |      |                | 2.7  | 3.4  |                |    |  |
|           |        | V <sub>CC</sub> = MIN,<br>I <sub>OL</sub> = 4 mA     | VIL = MAX,               | V <sub>IH</sub> = 2 V,   |        | 0.25 | 0.4            |      | 0.25 | 0.4            |    |  |
| VOL       |        | V <sub>CC</sub> = MIN,<br>I <sub>OL</sub> = 8 mA     | VIL = MAX,               | V <sub>IH</sub> = 2 V,   |        |      |                |      | 0.35 | 0.5            | v  |  |
| J         | J or K |                                                      |                          |                          |        |      | 0.1            |      |      | 0.1            |    |  |
| lj –      | CLR    | V <sub>CC</sub> = MAX,                               | $V_1 = 7 V$              |                          |        |      | 0.6            |      |      | 0.6            | mA |  |
|           | PRE    |                                                      | .,                       |                          |        |      | 0.3            |      |      | 0.3            |    |  |
|           | CLK    | ·····                                                |                          |                          |        |      | 0.8            |      |      | 0.8            |    |  |
|           | J or K |                                                      |                          |                          |        |      | 20             |      | •    | 20             |    |  |
| Чн        | PRE    | V <sub>CC</sub> = MAX,                               | Vi = 2.7 V               |                          |        |      | 120            |      |      | 120            | μA |  |
|           |        |                                                      |                          |                          |        |      | 60             |      |      | 60             |    |  |
|           | CLK    |                                                      |                          |                          |        |      | 160            |      |      | 160            |    |  |
|           | J or K |                                                      |                          |                          |        |      | - 0.4<br>- 1.6 |      |      | - 0.4          |    |  |
| HL PRE    |        | V <sub>CC</sub> = MAX,                               | V1 = 0.4 V               |                          |        |      | - 1.6          |      |      | - 1.6<br>- 0.8 | mA |  |
|           | CLK    |                                                      |                          |                          |        |      | - 1.6          |      |      | - 1.6          |    |  |
| los§      | JULK   | Vcc = MAX,                                           | See Note 4               |                          | 20     |      | - 100          | - 20 |      | <u> </u>       | mA |  |
| ICC (Tot  | al)    | V <sub>CC</sub> = MAX,                               | See Note 2               |                          |        | 4    | 6              |      | 4    | 6              | mA |  |

† For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

Ì

 $\frac{1}{2}$  All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.  $\frac{1}{2}$  Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. NOTE 2: With all outputs open, I<sub>CC</sub> is measured with the Q and  $\overline{Q}$  outputs high in turn. At the time of measurement, the clock input is

grounded. NOTE 4: For certain devices where state commutation can be caused by shorting an output to ground, an equivalent test may be performed with Vo = 2.25 V and 2.125 V for the 54 family and the 74 family, respectively, with the minimum and maximum limits reduced to one half of their stated values.

> Texas INSTRUMENTS POST OFFICE BOX 655012 . DALLAS, TEXAS 75265

# SN54LS78A, SN74LS78A DUAL J-K FLIP-FLOPS WITH PRESET, COMMON CLOCK, AND COMMON CLEAR

switching characteristics,  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$  (see note 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CO               | MIN                    | Түр | МАХ | UNIT |     |
|------------------|-----------------|----------------|-----------------------|------------------------|-----|-----|------|-----|
| fmax             |                 |                |                       |                        | 30  | 45  |      | MHz |
| <sup>t</sup> PLH | PRE, CLR or CLK |                | $R_{L} = 2 k \Omega,$ | C <sub>L</sub> ≈ 15 pF |     | 15  | 20   | ns  |
| tPHL             |                 | 2012           |                       |                        |     | 15  | 20   | ns  |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated