### FOR USE AS LAMP, RELAY, OR MOS DRIVERS

#### featuring

- Full Decoding of Input Logic
- 80-mA Sink-Current Capability
- All Outputs Are Off for Invalid BCD Input Conditions

#### **FUNCTION TABLE**

| NO.     |            | INP | UTS | 3  |   |   |   | C | UTI | PUT |   |   |   |   |
|---------|------------|-----|-----|----|---|---|---|---|-----|-----|---|---|---|---|
| 140.    | ۵          | C   | В   | Α  | 0 | 1 | 2 | 3 | 4   | 5   | 6 | 7 | 8 | 9 |
| 0       | <u> </u> ∟ | L   | L   | L  | L | н | Н | Н | Н   | Н   | Н | Н | Н | Н |
| 1       | L          | L   | L   | Н  | н | L | H | Н | Н   | Н   | Н | Н | Н | Н |
| 2       | L          | L   | Н   | L  | H | Н | L | Н | Н   | Н   | Н | Н | Н | Н |
| 3       | L          | L   | Η   | Н  | H | Н | Н | L | Н   | Н   | Н | Н | Н | н |
| 4       | L          | Н   | L   | L  | н | Н | Н | Н | L   | Н   | Н | Н | Н | н |
| 5       | L          | н   | L   | Н  | Н | Н | Н | H | Н   | Ł   | Н | Н | Н | Н |
| 6       | L          | Н   | Н   | L  | н | Н | Н | Н | Н   | Н   | L | H | Н | Н |
| 7       | L          | н   | Н   | Н  | н | Н | Н | Н | Н   | Н   | H | L | H | Н |
| 8       | Н          | L   | L   | L. | н | Н | Н | н | Н   | Н   | Н | Н | L | H |
| 9       | Н          | Ļ,  | Ł   | Н  | н | Н | Н | Н | Н   | H   | Н | Н | Н | L |
|         | Н          | L   | Н   | L  | Н | Н | Н | Н | Н   | Н   | Η | Н | Н | Н |
| ۵       | Н          | L   | H   | н  | н | Н | Н | Н | Н   | Н   | Н | Н | Н | н |
| INVALID | Н          | Н   | L   | L  | н | Н | Н | Н | Н   | Н   | Н | Н | H | H |
| }       | Н          | Н   | L   | Н  | Н | Н | Н | Н | Н   | Н   | Н | Н | Н | H |
| =       | Н          | Н   | Н   | L  | Н | Н | Н | Н | Н   | H   | Н | Н | Н | н |
|         | Н          | Н   | н   | Н  | Η | Н | Н | Н | Н   | н   | н | Н | Н | н |

H = high level (off), L = low level (on)

#### description

These monolithic BCD to decimal decoders/drivers consist of eight inverters and ten four-input NAND gates. The inverters are connected in pairs to make BCD input data available for decoding by the NAND gates. Full decoding of valid BCD input logic ensures that all outputs remain off for all invalid binary input conditions. These decoders feature TTL inputs and highperformance, n-p-n output transistors designed for use as indicator/relay drivers or as open-collector logiccircuit drivers. Each of the high-breakdown output transistors (30 volts) will sink up to 80 milliamperes of current. Each input is one normalized Series 54/74 load. Inputs and outputs are entirely compatible for use with TTL logic circuits, and the outputs are compatible for interfacing with most MOS integrated circuits. Power dissipation is typically 215 milliwatts.

### SN5445 . . . J OR W PACKAGE SN7445 . . . N PACKAGE (TOP VIEW)



# logic diagram (positive logic)



### logic symbol



Pin numbers shown are for J, N, and W packages.

PRODUCTION DATA documents contain information current as of publication data. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)      |        |          |    | <br> |   | <br> |  |   |  |  | 7 V            |
|---------------------------------------|--------|----------|----|------|---|------|--|---|--|--|----------------|
| Input voltage                         |        |          | -  | <br> |   | <br> |  |   |  |  | 5.5 V          |
| Maximum current into any output (o    |        |          |    |      |   |      |  |   |  |  |                |
| Operating free-air temperature range: | SN5445 | 5 Circui | ts | <br> | - | <br> |  |   |  |  | -55°C to 125°C |
|                                       | SN7445 | 5 Circui | ts | <br> |   | <br> |  | - |  |  | . 0°C to 70°C  |
| Storage temperature range             |        |          |    | <br> |   | <br> |  |   |  |  | -65°C to 150°C |

NOTE 1: Voltage values are with respect to network ground terminal.

### recommended operating conditions

|                                                |     | SN5446 | 5   | SN7445 |     |      | T.,,,,, |
|------------------------------------------------|-----|--------|-----|--------|-----|------|---------|
|                                                | MIN | NOM    | MAX | MIN    | NOM | MAX  | UNIT    |
| Supply voltage, VCC                            | 4.5 | 5      | 5.5 | 4.75   | 5   | 5.25 | V       |
| Off-state output voltage                       |     |        | 30  |        |     | 30   | ν       |
| Operating free-air temperature, T <sub>A</sub> | -55 |        | 125 | 0      |     | 70   | °C      |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|        | PARAMETER                              | TEST CONDITIE                                             | MIN            | TYP‡ | MAX | UNIT |      |
|--------|----------------------------------------|-----------------------------------------------------------|----------------|------|-----|------|------|
| VIH    | High-level input voltage               |                                                           |                | 2    |     |      | ٧    |
| VIL    | Low-level input voltage                |                                                           |                |      |     | 8.0  | ٧    |
| Vik    | Input clamp voltage                    | VCC = MIN, II = -12 mA                                    |                |      |     | -1.5 | ٧    |
| VO(on) | On-state output voltage                | VCC = MIN, VtH = 2 V,                                     | IO(on) = 80 mA |      | 0.5 | 0.9  | v    |
|        | On-state output voltage                | V1L = 0.8 V                                               | IO(on) = 20 mA |      |     | 0.4  |      |
| O(off) | Off-state output current               | VCC = MIN, VIH = 2 V,                                     |                |      | 250 | μА   |      |
|        | Citizate Output content                | $V_{IL} = 0.8 \text{ V}, V_{O(off)} \approx 30 \text{ V}$ |                |      |     | 230  | μ.Α. |
| 11     | Input current at maximum input voltage | VCC = MAX, VI ≈ 5.5 V                                     |                |      |     | 1    | mΑ   |
| ΉΗ     | High-level input current               | V <sub>CC</sub> = MAX, V <sub>I</sub> = 2.4 V             |                |      |     | 40   | μА   |
| TIL    | Low-level input current                | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.4 V             |                |      |     | -1.6 | mA   |
| laa    | Supply current                         | V <sub>CC</sub> = MAX, See Note 2                         | SN5445         |      | 43  | 62   |      |
| Icc    | Supply culterit                        | ACC MINAY, SEE MOTE 5                                     | SN 7445        |      | 43  | 70   | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.  $\ddagger$  All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

# switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

|             | PARAMETER                                        | TEST CONDITIONS                                            | MIN | TYP | MAX | UNIT |
|-------------|--------------------------------------------------|------------------------------------------------------------|-----|-----|-----|------|
| <b>TPLH</b> | Propagation delay time, low-to-high-level output | C 15 p 100 ()                                              |     |     | 50  | ns   |
| tPHL.       | Propagation delay time, high-to-low-level output | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 100 Ω, See Note 3 |     |     | 50  | ns   |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.

## schematics of inputs and outputs





NOTE 2:  ${}^{1}_{\mbox{\scriptsize CC}}$  is measured with all inputs grounded and outputs open.

#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated