## SN54ALS323, SN74ALS323 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS

SDAS267A - DECEMBER 1982 - REVISED DECEMBER 1994

- Multiplexed I/O Ports Provide Improved Bit Density
- Four Modes of Operation:
  - Hold (Store)
  - Shift Right
  - Shift Left
  - Load Data
- Operate With Outputs Enabled or at High Impedance
- 3-State Outputs Drive Bus Lines Directly
- Can Be Cascaded for n-Bit Word Lengths
- Synchronous Clear
- Applications:
  - Stacked or Push-Down Registers
  - Buffer Storage
  - Accumulator Registers
- Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

### description

These 8-bit universal shift/storage registers feature multiplexed input/output (I/O) ports to achieve full 8-bit data handling in a 20-pin package. Two function-select (S0, S1) inputs and two output-enable (OE1, OE2) inputs can be used to choose the modes of operation listed in the function table.

SN54ALS323 . . . J PACKAGE SN74ALS323 . . . DW OR N PACKAGE (TOP VIEW)



SN54ALS323 . . . FK PACKAGE (TOP VIEW)



Synchronous parallel loading is accomplished by taking both S0 and S1 high. This places the 3-state outputs in the high-impedance state and permits data applied on the I/O ports to be clocked into the register. Reading out of the register can be accomplished while the outputs are enabled in any mode. Clearing occurs synchronously when the clear ( $\overline{\text{CLR}}$ ) input is low. Taking either  $\overline{\text{OE1}}$  or  $\overline{\text{OE2}}$  high disables the outputs but has no effect on clearing, shifting, or storing data.

The SN54ALS323 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN74ALS323 is characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C.

## SN54ALS323, SN74ALS323 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS

SDAS267A - DECEMBER 1982 - REVISED DECEMBER 1994

#### **FUNCTION TABLE**

| MODE           |             |             |             | INP         | UTS         |             |             |             | I/O PORTS                          |                                    |                                    |                                    |                                    | OUTPUTS                            |                                    |                                    |                                    |                                    |
|----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|
| MODE           | CLR         | S1          | S0          | OE1†        | OE2†        | CLK         | SL          | SR          | A/Q <sub>A</sub>                   | B/QB                               | C/QC                               | D/QD                               | E/Q <sub>E</sub>                   | F/Q <sub>F</sub>                   | G/Q <sub>G</sub>                   | H/Q <sub>H</sub>                   | $Q_{\textbf{A}'}$                  | $Q_{H'}$                           |
| Clear          | L<br>L<br>L | X<br>L<br>H | L<br>X<br>H | L<br>L<br>X | L<br>L<br>X | ↑<br>↑<br>↑ | X<br>X<br>X | X<br>X<br>X | L<br>L<br>X                        |                                    | L<br>L                             |
| Hold           | H<br>H      | L<br>X      | L<br>X      | L<br>L      | L<br>L      | X<br>L      | X<br>X      | X<br>X      | Q <sub>A0</sub><br>Q <sub>A0</sub> | Q <sub>B0</sub><br>Q <sub>B0</sub> | Q <sub>C0</sub>                    | Q <sub>D0</sub><br>Q <sub>D0</sub> | Q <sub>E0</sub><br>Q <sub>E0</sub> | Q <sub>F0</sub><br>Q <sub>F0</sub> | Q <sub>G0</sub><br>Q <sub>G0</sub> | Q <sub>H0</sub><br>Q <sub>H0</sub> | Q <sub>A0</sub><br>Q <sub>A0</sub> | Q <sub>H0</sub><br>Q <sub>H0</sub> |
| Shift<br>Right | H<br>H      | L<br>L      | H<br>H      | L<br>L      | L<br>L      | ↑<br>↑      | X<br>X      | H<br>L      | H<br>L                             | Q <sub>An</sub><br>Q <sub>An</sub> | Q <sub>Bn</sub><br>Q <sub>Bn</sub> | Q <sub>Cn</sub><br>Q <sub>Cn</sub> | Q <sub>Dn</sub><br>Q <sub>Dn</sub> | Q <sub>En</sub><br>Q <sub>En</sub> | Q <sub>Fn</sub><br>Q <sub>Fn</sub> | Q <sub>Gn</sub><br>Q <sub>Gn</sub> | ΗL                                 | Q <sub>Gn</sub><br>Q <sub>Gn</sub> |
| Shift<br>Left  | H<br>H      | H<br>H      | L<br>L      | L<br>L      | L<br>L      | ↑<br>↑      | H<br>L      | X<br>X      | Q <sub>Bn</sub><br>Q <sub>Bn</sub> | Q <sub>Cn</sub><br>Q <sub>Cn</sub> | Q <sub>Dn</sub><br>Q <sub>Dn</sub> | Q <sub>En</sub><br>Q <sub>En</sub> | Q <sub>Fn</sub><br>Q <sub>Fn</sub> | Q <sub>Gn</sub><br>Q <sub>Gn</sub> | Q <sub>Hn</sub><br>Q <sub>Hn</sub> | H<br>L                             | Q <sub>Bn</sub><br>Q <sub>Bn</sub> | H                                  |
| Load           | Н           | Н           | Н           | Χ           | Χ           | 1           | Χ           | Х           | а                                  | b                                  | С                                  | d                                  | е                                  | f                                  | g                                  | h                                  | а                                  | h                                  |

NOTE: a . . . h = the level of the steady-state input at inputs A through H, respectively. This data is loaded into the flip-flops while the flip-flop outputs are isolated from the I/O terminals.

## logic symbol‡



<sup>&</sup>lt;sup>‡</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



<sup>†</sup> When one or both output-enable inputs are high, the eight I/O terminals are disabled to the high-impedance state; however, sequential operation or clearing of the register is not affected.

SDAS267A - DECEMBER 1982 - REVISED DECEMBER 1994

## logic diagram (positive logic)



† I/O ports not shown: B/QB (13), C/QC (6), D/QD (14), E/QE (5), F/QF (15), and G/QG (4).

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Input voltage, V <sub>I</sub> : All inputs             |            | 7 V            |
|--------------------------------------------------------|------------|----------------|
| I/O ports                                              |            | 5.5 V          |
| Operating free-air temperature range, T <sub>A</sub> : | SN54ALS323 | −55°C to 125°C |
|                                                        | SN74ALS323 | 0°C to 70°C    |
| Storage temperature range                              |            | -65°C to 150°C |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## SN54ALS323, SN74ALS323 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS

SDAS267A - DECEMBER 1982 - REVISED DECEMBER 1994

## recommended operating conditions

|                |                                                             |                                      |   | SN  | 54ALS3 | 23   | SN  | SN74ALS323 |      | UNIT |
|----------------|-------------------------------------------------------------|--------------------------------------|---|-----|--------|------|-----|------------|------|------|
|                |                                                             |                                      |   | MIN | NOM    | MAX  | MIN | NOM        | MAX  | UNIT |
| Vсс            | Supply voltage                                              |                                      |   | 4.5 | 5      | 5.5  | 4.5 | 5          | 5.5  | V    |
| VIH            | High-level input voltage                                    |                                      |   | 2   |        |      | 2   |            |      | V    |
| VIL            | Low-level input voltage                                     |                                      |   |     |        | 0.7  |     |            | 8.0  | V    |
| la             | High-level output current                                   | Q <sub>A'</sub> or Q <sub>H'</sub>   |   |     |        | -0.4 |     |            | -0.4 | mA   |
| ЮН             | nigh-level output current                                   | Q <sub>A</sub> thru Q <sub>H</sub>   |   |     |        | -1   |     |            | -2.6 | IIIA |
| la.            | Low lovel output ourrent                                    | Q <sub>A</sub> ' or Q <sub>H</sub> ' |   |     |        | 4    |     |            | 8    | mA   |
| IOL            | Low-level output current Q <sub>A</sub> thru Q <sub>H</sub> |                                      |   |     |        | 12   |     |            | 24   | IIIA |
| T <sub>A</sub> | Operating free-air temperature                              | )                                    | · | -55 |        | 125  | 0   |            | 70   | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER         |                                      | TEST OF                                     | SN                         | 54ALS3             | 23   | SN      |                    |      |      |      |  |
|-------------------|--------------------------------------|---------------------------------------------|----------------------------|--------------------|------|---------|--------------------|------|------|------|--|
| ۲                 | ARAMETER                             | TEST CC                                     | MIN                        | TYP <sup>†</sup>   | MAX  | MAX MIN | TYP <sup>†</sup>   | MAX  | UNIT |      |  |
| VIK               |                                      | V <sub>CC</sub> = 4.5 V,                    | I <sub>I</sub> = -18 mA    |                    |      | -1.5    |                    |      | -1.5 | V    |  |
| Vон               | Any output                           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | 2    |         | V <sub>CC</sub> -2 |      |      |      |  |
|                   | Q <sub>A</sub> thru Q <sub>H</sub>   | V <sub>CC</sub> = 4.5 V                     | I <sub>OH</sub> = – 1 mA   | 2.4                | 3.3  |         |                    |      |      | V    |  |
|                   | QA tilla QH                          | VCC = 4.5 V                                 | $I_{OH} = -2.6 \text{ mA}$ |                    |      |         | 2.4                | 3.2  |      |      |  |
|                   | Q <sub>A</sub> , or Q <sub>H</sub> , | V <sub>CC</sub> = 4.5 V                     | $I_{OL} = 4 \text{ mA}$    |                    | 0.25 | 0.4     |                    | 0.25 | 0.4  |      |  |
| \/o <sub>1</sub>  | QA' OI QH'                           | VCC = 4.5 V                                 | $I_{OL} = 8 \text{ mA}$    |                    |      |         |                    | 0.35 | 0.5  | ٧    |  |
| VOL               | Q <sub>A</sub> thru Q <sub>H</sub>   | V <sub>CC</sub> = 4.5 V                     | I <sub>OL</sub> = 12 mA    |                    | 0.25 | 0.4     |                    | 0.25 | 0.4  |      |  |
|                   |                                      |                                             | I <sub>OL</sub> = 24 mA    |                    |      |         |                    | 0.35 | 0.5  |      |  |
|                   | A thru H                             | V <sub>CC</sub> = 5.5 V                     | V <sub>I</sub> = 5.5 V     |                    |      | 0.1     |                    |      | 0.1  | mA   |  |
| lį                | Any others                           | VCC = 5.5 V                                 | V <sub>I</sub> = 7 V       |                    |      | 0.1     |                    |      | 0.1  | IIIA |  |
| I <sub>IH</sub> ‡ |                                      | V <sub>CC</sub> = 5.5 V,                    | V <sub>I</sub> = 2.7 V     |                    |      | 20      |                    |      | 20   | μΑ   |  |
| . +               | S0, S1, SR, SL                       | V 55V                                       | V. 04V.                    |                    |      | -0.2    |                    |      | -0.2 | A    |  |
| I <sub>IL</sub> ‡ | Any others                           | $V_{CC} = 5.5 \text{ V},$                   | V  =℃!¥′ v                 |                    | -0.1 |         |                    |      | -0.1 | mA   |  |
|                   | Q <sub>A</sub> ' or Q <sub>H</sub> ' | V F-V                                       | Va 2.25 V                  | -15                |      | -70     | -15                |      | -70  | A    |  |
| los§              | Q <sub>A</sub> thru Q <sub>H</sub>   | V <sub>CC</sub> = 5.5 V,                    | $V_0 = 2.25 \text{ V}$     | -20                |      | -112    | -30                |      | -112 | mA   |  |
|                   |                                      |                                             | Outputs high               |                    | 15   | 28      |                    | 15   | 28   | mA   |  |
| ICC               |                                      | V <sub>CC</sub> = 5.5 V                     | Outputs low                |                    | 22   | 38      |                    | 22   | 38   |      |  |
|                   |                                      |                                             | Outputs disabled           |                    | 23   | 40      |                    | 23   | 40   |      |  |

 $<sup>\</sup>frac{1}{1}$  All typical values are at  $V_{CC} = 5$  V,  $T_A = 25$ °C.

<sup>‡</sup> For I/O ports (Q<sub>A</sub> thru Q<sub>H</sub>), the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current.

<sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS.

## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    |                                        |                         |      | SN54A | LS323 | SN74A | LS323     | UNIT |
|--------------------|----------------------------------------|-------------------------|------|-------|-------|-------|-----------|------|
|                    |                                        |                         |      | MIN   | MAX   | MIN   | MAX<br>17 | UNII |
| f <sub>clock</sub> | Clock frequency (at 50% duty cycle)    |                         |      | 0     | 17    | 0     | 17        | MHz  |
| t <sub>W</sub>     | Pulse duration                         | CLK high or low         |      | 22    |       | 16.5  |           | ns   |
|                    |                                        | S0 or S1                |      |       |       | 20    |           |      |
|                    | Cotur time before CLKT                 | Serial or parallel data | High | 18    |       | 16    |           |      |
| t <sub>su</sub>    | Setup time before CLK↑                 |                         | Low  | 15    |       | 6     |           | ns   |
|                    |                                        | CLR active              | 25   |       | 20    |       |           |      |
|                    | Inactive-state setup time before CLK↑† | CLR                     | 18   |       | 16    |       |           |      |
| t <sub>h</sub>     | Hald for a fixed OLIG                  | S0 or S1                | 0    |       | 0     |       |           |      |
|                    | Hold time after CLK↑                   | Serial or parallel data | 0    |       | 0     |       | ns        |      |

<sup>†</sup> Inactive-state setup time is also referred to as recovery time.

## switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                       | V <sub>C</sub><br>C <sub>L</sub><br>R1<br>R2<br>T <sub>A</sub> | UNIT |       |     |     |
|------------------|-----------------|--------------------------------------|----------------------------------------------------------------|------|-------|-----|-----|
|                  |                 |                                      | SN54A                                                          |      | SN74A |     |     |
|                  |                 |                                      | MIN                                                            | MAX  | MIN   | MAX |     |
| fmax             |                 |                                      | 17                                                             |      | 17    |     | MHz |
| <sup>t</sup> PLH | CLK             | Q <sub>A</sub> thru Q <sub>H</sub>   | 2                                                              | 19   | 4     | 13  | ns  |
| <sup>t</sup> PHL |                 | QA IIII QH                           | 4                                                              | 25   | 7     | 19  |     |
| <sup>t</sup> PLH | CLK             | 00                                   | 2                                                              | 21   | 5     | 15  | ns  |
| <sup>t</sup> PHL |                 | Q <sub>A</sub> ′ or Q <sub>H</sub> ′ | 4                                                              | 25   | 8     | 18  | 115 |
| <sup>t</sup> PZH | OE1, OE2        | Q <sub>A</sub> thru Q <sub>H</sub>   | 5                                                              | 22   | 6     | 16  | ns  |
| <sup>t</sup> PZL |                 |                                      | 6                                                              | 27   | 8     | 22  |     |
| <sup>t</sup> PZH | CO C4           | O . thomas O                         | 5                                                              | 27   | 7     | 17  | ns  |
| <sup>t</sup> PZL | S0, S1          | Q <sub>A</sub> thru Q <sub>H</sub>   | 6                                                              | 27   | 8     | 22  |     |
| <sup>t</sup> PHZ | OE1, OE2        | O . th                               | 1                                                              | 15   | 1     | 8   | nc  |
| <sup>t</sup> PLZ | OE1, OE2        | Q <sub>A</sub> thru Q <sub>H</sub>   | 4                                                              | 38   | 5     | 15  | ns  |
| <sup>t</sup> PHZ | S0, S1          | Q <sub>A</sub> thru Q <sub>H</sub>   | 1                                                              | 16   | 1     | 12  | 200 |
| <sup>t</sup> PLZ | 30, 31          | QA IIII QH                           | 4                                                              | 34   | 8     | 25  | ns  |

<sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



#### PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
  - All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_r = t_f = 2$  ns, duty cycle = 50%.
  - The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated