### SN54ALS193A, SN74ALS193A SYNCHRONOUS 4-BIT UP/DOWN BINARY COUNTERS WITH DUAL CLOCK AND CLEAR

SDAS211C - DECEMBER 1982 - REVISED JULY 1996

- Look-Ahead Circuitry Enhances Cascaded Counters
- Fully Synchronous in Count Modes
- Parallel Asynchronous Load for Modulo-N Count Lengths
- Asynchronous Clear
- Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

#### description

The 'ALS193A are synchronous, reversible, 4-bit up/down binary counters. Synchronous counting operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when instructed by the steering logic. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple-clock) counters.

The outputs of the four flip-flops are triggered on a low-to-high-level transition of either count/clock (UP or DOWN) input. The direction of the count is determined by which count input is pulsed while the other count input is high.

SN54ALS193A . . . J PACKAGE SN74ALS193A . . . D OR N PACKAGE (TOP VIEW)



SN54ALS193A . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

All four counters are fully programmable; that is, each output may be preset to either level by placing a low on the load  $(\overline{LOAD})$  input and entering the desired data at the data inputs. The output changes to agree with the data inputs independently of the count pulses. This feature allows the counters to be used as modulo-N dividers by simply modifying the count length with the preset inputs.

A high level applied to the clear (CLR) input forces all outputs to the low level. The clear function is independent of the count and  $\overline{\text{LOAD}}$  inputs. The UP, DOWN, and  $\overline{\text{LOAD}}$  inputs are buffered to lower the drive requirement, which significantly reduces the loading on, or current required by, clock drivers, etc., for long parallel words.

These counters are designed to be cascaded without the need for external circuitry. The borrow  $(\overline{BO})$  output produces a low-level pulse while the count is zero (all Q outputs low) and the DOWN input is low. Similarly, the carry  $(\overline{CO})$  output produces a low-level pulse while the count is 9 or 15 (all Q outputs high) and the UP input is low. The counters can then be easily cascaded by feeding  $\overline{BO}$  and  $\overline{CO}$  to the count-down and count-up inputs, respectively, of the succeeding counter.

The SN54ALS193A is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN74ALS193A is characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# SN54ALS193A, SN74ALS193A SYNCHRONOUS 4-BIT UP/DOWN BINARY COUNTERS WITH DUAL CLOCK AND CLEAR SDAS211C - DECEMBER 1982 - REVISED JULY 1996

## logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages.



# logic diagram (positive logic)



Pin numbers shown are for the D, J, and N packages.



SDAS211C - DECEMBER 1982 - REVISED JULY 1996

#### typical clear, load, and count sequence

the following sequence is illustrated below:

- 1. Clear outputs to zero
- 2. Load (preset) to binary 13
- 3. Count up to 14, 15 (carry), 0, 1, and 2
- 4. Count down to 1, 0 (borrow), 15, 14, and 13



NOTES: A. Clear overrides load, data, and count inputs.

B. When counting up, count-down input must be high; when counting down, count-up input must be high.



### SN54ALS193A, SN74ALS193A SYNCHRONOUS 4-BIT UP/DOWN BINARY COUNTERS WITH DUAL CLOCK AND CLEAR

SDAS211C - DECEMBER 1982 - REVISED JULY 1996

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub>                                    | 7 V            |
|--------------------------------------------------------------------|----------------|
| Input voltage, V <sub>I</sub>                                      | 7 V            |
| Operating free-air temperature range, T <sub>A</sub> : SN54ALS193A | -55°C to 125°C |
| SN74ALS193A                                                        | 0°C to 70°C    |
| Storage temperature range, T <sub>stg</sub>                        | −65°C to 150°C |

#### recommended operating conditions

|                 |                                |                                 | SN54ALS193A |     | SN74ALS193A |      |     | UNIT |      |  |
|-----------------|--------------------------------|---------------------------------|-------------|-----|-------------|------|-----|------|------|--|
|                 |                                |                                 | MIN         | NOM | MAX         | MIN  | NOM | MAX  | UNII |  |
| Vcc             | Supply voltage                 |                                 | 4.5         | 5   | 5.5         | 4.5  | 5   | 5.5  | V    |  |
| VIH             | High-level input voltage       | 9                               | 2           |     |             | 2    |     |      | V    |  |
| VIL             | Low-level input voltage        |                                 |             |     | 0.7         |      |     | 0.8  | V    |  |
| ІОН             | High-level output current      |                                 |             |     | -0.4        |      |     | -0.4 | mA   |  |
| loL             | Low-level output current       |                                 |             |     | 4           |      |     | 8    | mA   |  |
| fclock          | Clock frequency                |                                 | 0           |     | 20          | 0    |     | 30   | MHz  |  |
|                 | Pulse duration                 | CLR high                        | 10          |     |             | 10   |     |      |      |  |
| t <sub>W</sub>  |                                | LOAD low                        | 25          |     |             | 20   |     |      | ns   |  |
|                 |                                | UP or DOWN high or low          | 30          |     |             | 16.5 |     |      |      |  |
|                 | Setup time                     | Data before LOAD↑               | 25          |     |             | 20   |     |      |      |  |
| t <sub>su</sub> |                                | CLR inactive before UP or DOWN  | 20          |     |             | 20   |     |      | ns   |  |
|                 |                                | LOAD inactive before UP or DOWN | 20          |     |             | 20   |     |      |      |  |
|                 | Hold time                      | Data after LOAD↑                | 5           | •   |             | 5    |     |      |      |  |
| th              |                                | UP high after DOWN↑             | 5           |     |             | 0    |     |      | ns   |  |
|                 |                                | DOWN high after UP↑             | 5           |     |             | 0    |     |      |      |  |
| TA              | Operating free-air temperature |                                 |             |     | 125         | 0    |     | 70   | °C   |  |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |            | TEST CONDITIONS                             |                            | SN   | SN54ALS193A      |      |       | SN74ALS193A      |       |      |
|-----------|------------|---------------------------------------------|----------------------------|------|------------------|------|-------|------------------|-------|------|
|           |            |                                             |                            | MIN  | TYP <sup>‡</sup> | MAX  | MIN   | TYP <sup>‡</sup> | MAX   | UNIT |
| ۷ıK       |            | V <sub>CC</sub> = 4.5 V,                    | I <sub>I</sub> = -18 mA    |      |                  | -1.5 |       |                  | -1.5  | V    |
| ۷он       |            | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | VCC- | 2                |      | VCC - | 2                |       | V    |
| .,        |            | V00 - 45 V                                  | $I_{OL} = 4 \text{ mA}$    |      | 0.25             | 0.4  |       | 0.25             | 0.4   | V    |
| VOL       |            | V <sub>CC</sub> = 4.5 V                     | $I_{OL} = 8 \text{ mA}$    |      |                  |      |       | 0.35             | 0.5   | V    |
| lį        |            | $V_{CC} = 5.5 V,$                           | V <sub>I</sub> = 7 V       |      |                  | 0.1  |       | 0.35             | 0.1   | mA   |
| lιΗ       |            | V <sub>CC</sub> = 5.5 V,                    | V <sub>I</sub> = 2.7 V     |      |                  | 20   |       |                  | 20    | μΑ   |
| IΙL       | UP or DOWN | V 55V                                       | V <sub>I</sub> ='0'.'4' v  |      |                  | -0.2 |       |                  | -0.2  | A    |
|           | All others | V <sub>CC</sub> = 5.5 V,                    |                            |      |                  | -0.1 |       |                  | -0.1  | mA   |
| IO§       |            | V <sub>CC</sub> = 5.5 V,                    | V <sub>O</sub> = 2.25 V    | -20  |                  | -112 | -30   |                  | - 112 | mA   |
| Icc       |            | V <sub>CC</sub> = 5.5 V,                    | See Note 1                 |      | 12               | 22   |       | 12               | 22    | mA   |

<sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

<sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. NOTE 1: ICC is measured with the clear and load inputs grounded and all other inputs at 4.5 V.



<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# SN54ALS193A, SN74ALS193A SYNCHRONOUS 4-BIT UP/DOWN BINARY COUNTERS WITH DUAL CLOCK AND CLEAR SDAS211C - DECEMBER 1982 - REVISED JULY 1996

#### switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC}$ = 4.5 V to 5.5 V,<br>$C_L$ = 50 pF,<br>$R1$ = $R2$ = 500 $\Omega$ ,<br>$T_A$ = MIN to MAX $^{\dagger}$ |     |             |     | UNIT |
|------------------|-----------------|----------------|-----------------------------------------------------------------------------------------------------------------|-----|-------------|-----|------|
|                  |                 | · ,            | SN54ALS193A                                                                                                     |     | SN74ALS193A |     |      |
|                  |                 |                | MIN                                                                                                             | MAX | MIN         | MAX |      |
| f <sub>max</sub> |                 |                | 25                                                                                                              |     | 30          |     | MHz  |
| <sup>t</sup> PLH | UP              | <u>00</u>      | 3                                                                                                               | 20  | 3           | 16  | ns   |
| <sup>t</sup> PHL |                 | CO             | 3                                                                                                               | 21  | 5           | 18  | 115  |
| <sup>t</sup> PLH | DOWN            | BO             | 4                                                                                                               | 20  | 4           | 16  | ns   |
| <sup>t</sup> PHL | DOWN            | BO             | 5                                                                                                               | 22  | 5           | 18  | 115  |
| <sup>t</sup> PLH | UP or DOWN      | Any            | 3                                                                                                               | 27  | 3           | 19  | 20   |
| <sup>t</sup> PHL | OP OI DOWN      | Any Q          | 4                                                                                                               | 23  | 4           | 17  | ns   |
| <sup>t</sup> PLH | LOAD            | Any Q          | 7                                                                                                               | 38  | 7           | 30  | ns   |
| <sup>t</sup> PHL |                 | Ally Q         | 8                                                                                                               | 37  | 8           | 28  | 115  |
| <sup>t</sup> PHL | CLR             | Any Q          | 5                                                                                                               | 20  | 5           | 17  | ns   |

<sup>†</sup> For conditions shown MIN or MAX, use the appropriate value specified under recommended operating conditions.

#### PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_{\Gamma} = t_{\Gamma} = 2$  ns, duty cycle = 50%.
- E. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated