SDAS139A - DECEMBER 1982 - REVISED JANUARY 1995

| <ul> <li>3-State Buffer-Type Outputs Drive Bus</li></ul>   | DW OR NT PACKAGE                                          |
|------------------------------------------------------------|-----------------------------------------------------------|
| Lines Directly                                             | (TOP VIEW)                                                |
| <ul> <li>Each Register File Has Individual</li></ul>       | S0 $\begin{bmatrix} 1 & 24 \end{bmatrix}$ V <sub>CC</sub> |
| Write-Enable Controls and Address Lines                    | 1A0 $\begin{bmatrix} 2 & 23 \end{bmatrix}$ S1             |
| <ul> <li>Designed Specifically for Multibus</li></ul>      | 1A1 []3 22 [] 2A3                                         |
| Architecture and Overlapping File                          | 1A2 []4 21 [] 2A2                                         |
| Operations                                                 | 1A3 []5 20 [] 2A1                                         |
| <ul> <li>Prioritized B-Input Port Prevents Write</li></ul> | 1 W []6 19 ] 2A0                                          |
| Conflicts During Dual-Input Mode                           | S2 []7 18 ] 2W                                            |
| <ul> <li>Package Options Include Plastic</li></ul>         | DQA1 []8 17 ] S3                                          |
| Small-Outline (DW) Packages and Standard                   | DQA2 []9 16 ] DQB4                                        |
| Plastic (NT) 300-mil DIPs                                  | DQA3 []10 15 ] DQB3                                       |
| lescription                                                | DQA4 [11 14] DQB2<br>GND [12 13] DQB1                     |
|                                                            |                                                           |

de

This device features two 16-word by 4-bit register

files. Each register file has individual write-enable

(1W, 2W) controls and address lines. This device has two 4-bit data I/O ports (DQA1–DQA4 and DQB1–DQB4). The data I/O ports can output to bus A and bus B, receive input from bus A and bus B, receive input from bus A and output to bus B, or output to bus A and receive input from bus B. To prevent writing conflicts in the dual-input mode, the B-input port takes priority. Two select (S0 and S1) lines control which port has access to which register. S2 determines whether the A ports are in the input or the output modes and S3 does likewise for the B ports. The address lines (1A0-1A3 or 2A0-2A3) are decoded by an internal 1-of-16 decoder to select which register word is to be accessed. All outputs are 3-state buffer-type outputs designed specifically to drive bus lines directly.

The SN74ALS870 is characterized for operation from 0°C to 70°C.

| FILE SELECT |    |                  | INPUT/OUTPUT |    |              |              |             |   |             |
|-------------|----|------------------|--------------|----|--------------|--------------|-------------|---|-------------|
| S0          | S1 | FILE SEL         | S2           | S3 | I/O SEL      |              |             |   |             |
| L           | L  | 1R to A, 1R to B |              |    |              |              |             |   |             |
| н           | L  | 2R to A, 1R to B |              |    |              | L            | A out P out |   |             |
| L           | н  | 1R to A, 2R to B |              | L  | A out, B out |              |             |   |             |
| н           | Н  | 2R to A, 2R to B |              |    |              |              |             |   |             |
| L           | L  | A to 1R, 1R to B |              |    |              |              |             |   |             |
| н           | L  | A to 2R, 1R to B |              | L  |              | ΗL           | A in Rout   |   |             |
| L           | Н  | A to 1R, 2R to B |              |    | A in, B out  |              |             |   |             |
| н           | Н  | A to 2R, 2R to B |              |    |              |              |             |   |             |
| L           | L  | 1R to A, B to 1R |              | Н  |              |              |             |   |             |
| н           | L  | 2R to A, B to 1R |              |    | н            | ц            | ц           | ц | A out, B in |
| L           | Н  | 1R to A, B to 2R |              |    |              | A Out, B III |             |   |             |
| н           | Н  | 2R to A, B to 2R |              |    |              |              |             |   |             |
| L           | L  | B to 1R          |              |    |              |              |             |   |             |
| н           | L  | A to 2R, B to 1R | н            | н  |              | A in D in    |             |   |             |
| L           | Н  | A to 1R, B to 2R |              |    | A in, B in   |              |             |   |             |
| н           | Н  | B to 2R          |              |    |              |              |             |   |             |

FUNCTION TABLE

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

SDAS139A - DECEMBER 1982 - REVISED JANUARY 1995

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



SDAS139A - DECEMBER 1982 - REVISED JANUARY 1995



### logic diagram (positive logic)

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub>                      |                  |
|------------------------------------------------------|------------------|
| Input voltage, V <sub>I</sub> : All inputs           | 7 V              |
| I/O ports                                            | 5.5 V            |
| Voltage applied to a disabled 3-state output         | 5.5 V            |
| Operating free-air temperature range, T <sub>A</sub> | 0°C to 70°C      |
| Storage temperature range                            | . −65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



SDAS139A - DECEMBER 1982 - REVISED JANUARY 1995

### recommended operating conditions

|                 |                                |                                   | MIN | NOM | MAX  | UNIT |
|-----------------|--------------------------------|-----------------------------------|-----|-----|------|------|
| VCC             | Supply voltage                 |                                   |     | 5   | 5.5  | V    |
| VIH             | High-level input voltage       |                                   | 2   |     |      | V    |
| VIL             | Low-level input voltage        |                                   |     |     | 0.8  | V    |
| ЮН              | High-level output current      |                                   |     |     | -2.6 | mA   |
| I <sub>OL</sub> | Low-level output current       |                                   |     |     | 24   | mA   |
| tw              | Pulse duration, write          |                                   | 12  |     |      | ns   |
|                 | Setup time                     | Address before write $\downarrow$ | 5   |     |      |      |
| t <sub>su</sub> |                                | Data before write↑                | 15  |     |      | ns   |
|                 |                                | Select before write $\downarrow$  | 12  |     |      |      |
|                 | Hold time Data before write    | Address before write $\downarrow$ | 0   |     |      |      |
| th              |                                | Data before write↑                | 0   |     |      | ns   |
|                 |                                | Select before write $\downarrow$  | 12  |     |      |      |
| ТА              | Operating free-air temperature |                                   | 0   |     | 70   | °C   |

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                                | TEST CONDITIONS                   |                           | MIN                | түр† | MAX  | UNIT |
|-----------------|--------------------------------|-----------------------------------|---------------------------|--------------------|------|------|------|
| VIK             |                                | V <sub>CC</sub> = 4.5 V,          | lı = –18 mA               |                    |      | -1.2 | V    |
| V <sub>OH</sub> |                                | V <sub>CC</sub> = 4.5 V to 5.5 V, | I <sub>OH</sub> = -0.4 mA | V <sub>CC</sub> -2 |      |      | v    |
|                 |                                | V <sub>CC</sub> = 4.5 V,          | I <sub>OH</sub> = -2.6 mA | 2.4                | 3.2  |      | v    |
| VOL             |                                | V <sub>CC</sub> = 4.5 V,          | I <sub>OL</sub> = 24 mA   |                    | 0.35 | 0.5  | V    |
| 1.              | Control inputs                 | V <sub>CC</sub> = 5.5 V           | V <sub>I</sub> = 7 V      |                    |      | 0.1  | ~ ^  |
| ΙI              | DQA and DQB ports              |                                   | V <sub>I</sub> = 5.5 V    |                    |      | 0.2  | mA   |
|                 | 1W and 2W                      | V <sub>CC</sub> = 5.5 V,          |                           |                    |      | 20   |      |
| Iн              | Other control inputs           |                                   | V <sub>I</sub> = 2.7 V    |                    |      | 40   | μA   |
|                 | DQA and DQB ports <sup>‡</sup> |                                   |                           |                    |      | 50   |      |
| 1.              | Control inputs                 | V <sub>CC</sub> = 5.5 V,          |                           |                    |      | -0.2 | A    |
| ηΓ              | DQA and DQB ports <sup>‡</sup> |                                   | VI =0!4′ V                |                    |      | -0.2 | mA   |
| IO§             |                                | V <sub>CC</sub> = 5.5 V,          | V <sub>O</sub> = 2.25 V   | -30                |      | -112 | mA   |
| ICC             |                                | $V_{CC} = 5.5 V$                  |                           |                    | 80   | 110  | mA   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup> For I/O ports, the parameters  $I_{IH}$  and  $I_{IL}$  include the off-state output current. <sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>.



SDAS139A - DECEMBER 1982 - REVISED JANUARY 1995

### switching characteristics (see Figure 1)

| PARAMETER         | FROM<br>(INPUT) | $\label{eq:CC} \begin{array}{l} V_{CC} = 4.5 \ V \ to \ 5.5 \\ C_L = 50 \ pF, \\ R1 = 500 \ \Omega, \\ (OUTPUT) \\ T_A = MIN \ to \ MAX \end{array}$ |     | ;<br>),<br>), | UNIT |
|-------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|------|
|                   |                 |                                                                                                                                                      | MIN | MAX           |      |
| <sup>t</sup> a(A) | Any A           | Any DQ                                                                                                                                               | 3   | 19            | ns   |
| t (0)             | SO              | Any DQA                                                                                                                                              | 3   | 15            | ns   |
| <sup>t</sup> a(S) | S1              | Any DQB                                                                                                                                              | 3   | 15            |      |
| <b>4</b>          | S2              | Any DQA                                                                                                                                              | 3   | 14            | ns   |
| <sup>t</sup> dis  | S3              | Any DQB                                                                                                                                              | 3   | 14            |      |
|                   | S2              | Any DQA                                                                                                                                              | 3   | 17            |      |
| ten               | S3              | Any DQB                                                                                                                                              | 3   | 17            | ns   |
|                   | W               | Any DQ                                                                                                                                               | 5   | 23            |      |
| <sup>t</sup> pd   | DQA             | DQB                                                                                                                                                  | 5   | 26            | ns   |
|                   | DQB             | DQA                                                                                                                                                  | 5   | 26            | 1    |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



SDAS139A - DECEMBER 1982 - REVISED JANUARY 1995



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_{f}$  =  $t_{f}$  = 2 ns, duty cycle = 50%.
- E. The outputs are measured one at a time with one transition per measurement.

### Figure 1. Load Circuits and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated