- Center V<sub>CC</sub> and GND Configuration Provides Minimum Lead Inductance in High Current Switching Applications
- Provides Extra Data Width Necessary for Wider Address/Data Paths or Buses with Parity
- Outputs Have Undershoot Protection Circuitry
- Power-Up High-Impedance State
- Package Options include Plastic DIPS. Use the 'AS821 for Plastic and Ceramic Chip Carriers and "Small Outline" Package Options.
- Buffered Control inputs to Reduce DC Loading Effects

#### description

This 10-bit flip-flop device features three-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers. The ten flip-flops are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs on the 'AS1821 will be true.

A buffered output-control input can be used to place the ten outputs in either a normal logic state (high or low levels) or a high-impedance state. In the high-impedance state the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive the bus lines in a bus-organized system without need for interface or pull-up components. The output control ( $\overline{OC}$ ) does not affect the internal operation of the flipflops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

The SN74AS1821 is characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C.

| NT PACKAGE<br>(TOP VIEW)                                    |                                                                   |  |                                                                             |  |                                                                          |  |
|-------------------------------------------------------------|-------------------------------------------------------------------|--|-----------------------------------------------------------------------------|--|--------------------------------------------------------------------------|--|
| 5Q[<br>4Q[<br>3Q[<br>2Q[<br>1Q[<br>2D[<br>3D[<br>4D[<br>5D[ | TO<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12 |  | EW)<br>24<br>23<br>22<br>21<br>20<br>19<br>18<br>17<br>16<br>15<br>14<br>13 |  | 6Q<br>7Q<br>8Q<br>9Q<br>10Q<br>CLK<br>GND<br>10D<br>9D<br>8D<br>7D<br>6D |  |
|                                                             |                                                                   |  |                                                                             |  |                                                                          |  |

SDAS131 - APRIL 1987

FUNCTION TABLE (each flip-flop)

|   | INPUTS     | OUTPUT |    |
|---|------------|--------|----|
|   | CLK        | D      | Q  |
| L | $\uparrow$ | Н      | Н  |
| L | $\uparrow$ | L      | L  |
| L | L          | Х      | QO |
| н | Х          | Х      | Z  |

### logic symbol<sup>†</sup>



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



SDAS131 - APRIL 1987

#### logic diagram (positive logic)





SDAS131 - APRIL 1987

#### absolute maximum ratings over operating free-air temperature range (uness otherwise noted)

| Supply voltage, V <sub>CC</sub>              |                |
|----------------------------------------------|----------------|
| Input voltage                                | 7 V            |
| Voltage applied to a disabled 3-state output | 5.5 V          |
| Operating free-air temperature range         | 0°C to 70°C    |
| Storage temperature range                    | –65°C to 150°C |

#### recommended operating conditions

|                 |                                        | MIN | NOM | MAX | UNIT |
|-----------------|----------------------------------------|-----|-----|-----|------|
| VCC             | Supply Voltage                         | 4.5 | 5   | 5.5 | V    |
| VIH             | High-level input voitage               | 2   |     |     | V    |
| VIL             | Low-level input voltage                |     |     | 0.8 | V    |
| VOH             | High-level output current              |     |     | -24 | mA   |
| IOL             | Low-level output current               |     |     | 48  | mA   |
| tw              | Pulse duration, CLK high or low        | 8   |     |     | ns   |
| t <sub>su</sub> | Setup time, data before CLK1           | 6   |     |     | ns   |
| th              | Hold time, data after CLK <sup>↑</sup> | 0   |     |     | ns   |
| Т <sub>А</sub>  | Operating free-air temperature         | 0   |     | 70  | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        |                                     | TEST CONDITIONS          | MIN                | TYP <sup>†</sup> | MAX  | UNIT |
|------------------|-------------------------------------|--------------------------|--------------------|------------------|------|------|
| VIK              | V <sub>CC</sub> = 4.5 V             | lj = -18 mA              |                    |                  | -1.2 | V    |
|                  | $V_{CC} = 4.5 V \text{ to } 5.5 V,$ | I <sub>OH</sub> = -2mA   | V <sub>CC</sub> -2 |                  |      |      |
| VOH              | V <sub>CC</sub> = 4.5 V,            | I <sub>OH</sub> = -15 mA | 2.4                | 3.2              |      | V    |
|                  | V <sub>CC</sub> = 4.5 V,            | I <sub>OH</sub> = -24 mA | 2                  |                  |      |      |
| VOL              | V <sub>CC</sub> = 4.5 V,            | I <sub>OL</sub> = 32 mA  |                    |                  |      | N/   |
| VOL              | V <sub>CC</sub> = 4.5 V,            | I <sub>OL</sub> = 48 mA  |                    | 0.35             | 0.5  | V    |
| IOZH             | V <sub>CC</sub> = 5.5 V,            | V <sub>O</sub> = 2.7 V   |                    |                  | 50   | μA   |
| IOZL             | V <sub>CC</sub> = 5.5 V,            | $V_{O} = 0.4 V$          |                    |                  | -50  | μA   |
| l                | V <sub>CC</sub> = 5.5 V,            | V <sub>I</sub> = 7 V     |                    |                  | 0.1  | mA   |
| ЧΗ               | V <sub>CC</sub> = 5.5 V,            | V <sub>I</sub> = 2.7 V   |                    |                  | 20   | μA   |
| ١Ľ               | V <sub>CC</sub> = 5.5 V,            | V <sub>I</sub> = 0.4 V   |                    |                  | 0.5  | mA   |
| ۱ <sub>0</sub> ‡ | V <sub>CC</sub> = 5.5 V,            | V <sub>O</sub> = 2.25 V  | -30                |                  | -112 | mA   |
|                  |                                     | Outputs high             |                    | 55               | 88   |      |
| ICC              | V <sub>CC</sub> 5.5 V               | Outputs low              |                    | 68               | 09   | mA   |
|                  |                                     | Outputs disabled         |                    | 70               | 113  |      |

<sup>†</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C. <sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I[OS]



SDAS131 - APRIL 1987

#### switching characteristics (see Note 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4.5 V to<br>C <sub>L</sub> = 50 pF,<br>R1 = 500 Ω,<br>R2 = 500 Ω,<br>T <sub>A</sub> = MIN to M/<br>MIN |      | UNIT |
|------------------|-----------------|----------------|--------------------------------------------------------------------------------------------------------------------------|------|------|
| <sup>t</sup> PLH | CLK             | Any O          | 3.5                                                                                                                      | 7.5  | ns   |
| <sup>t</sup> PHL |                 | Any Q          | 3.5                                                                                                                      | 10.5 | 115  |
| <sup>t</sup> PZH | <u>oc</u>       | Anyco          | 4                                                                                                                        | 11   | nc   |
| <sup>t</sup> PZL |                 | Any Q          | 4                                                                                                                        | 2    | ns   |
| <sup>t</sup> PHZ | ŌĊ              | Any Q          | 2                                                                                                                        | 8    | ns   |
| <sup>t</sup> PLZ |                 |                | 2                                                                                                                        | 8    | 115  |

NOTE 1: Load circuit and voltage waveforms are shown in Section 1 of the ALS/AS Logic Data Book, 1986.



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated