- High Capacitive-Drive Capability
- Typical Delay Time of 3.9 ns (C<sub>L</sub> = 50 pF) and Typical Power Dissipation of Less Than 17 mW per Gate
- Center V<sub>CC</sub> and GND Configuration Provides Minimum Lead Inductance in High-Current Switching Applications
- Package Options Include Plastic Small-Outline (D) Packages and Standard Plastic (N) 300-mil DIPs

#### (TOP VIEW) 20 5A 5B 6Y [ 19 🛮 5Y 2 18**∏** 4B 6А П 3 6B [ 17 5 16 4Y $V_{CC}$ 1A ∏ 15 ¶ GND 6 1В [ 7 14**∏** 3Y 1Y Π 8 13**∏** 3B 2A **∏** 9 12**∏** 3A 2B [] 10 11 2Y

D OR N PACKAGE

#### description

This device contains six independent 2-input OR drivers. It performs the Boolean functions Y = A + B or  $Y = \overline{A} \bullet \overline{B}$  in positive logic.

The center-pin configuration reduces lead inductance when compared to the 'AS832B. This reduced lead inductance minimizes noise generated onto either the  $V_{CC}$  or GND bus. This reduction is significant in high-current switching applications.

The SN74AS1832 is characterized for operation from 0°C to 70°C.

## FUNCTION TABLE (each driver)

| INP | JTS | ОИТРИТ |  |  |
|-----|-----|--------|--|--|
| Α   | В   | Y      |  |  |
| Н   | Х   | Н      |  |  |
| Х   | Н   | Н      |  |  |
| L   | L   | L      |  |  |

## logic symbol†

#### ≥1 ⊳ 1A 8 7 1B 9 2A 11 10 2B 12 **3A** 13 3B 17 4A 18 **4B** 20 5A 19 1 5B 3 6A 2 6B

### logic diagram (positive logic)







<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

SDAS045C - AUGUST 1984 - REVISED JANUARY 1995

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

### recommended operating conditions‡

|                |                                | MIN | NOM | MAX | UNIT |
|----------------|--------------------------------|-----|-----|-----|------|
| VCC            | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| VIН            | High-level input voltage       | 2   |     |     | V    |
| VIL            | Low-level input voltage        |     |     | 8.0 | V    |
| ІОН            | High-level output current      |     |     | -48 | mA   |
| loL            | Low-level output current       |     |     | 48  | mA   |
| T <sub>A</sub> | Operating free-air temperature | 0   |     | 70  | °C   |

<sup>‡</sup> This high sink- or source-current device is not recommended for use above 40 Mhz.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                             |                           | MIN                | TYP§ | MAX  | UNIT |
|------------------|---------------------------------------------|---------------------------|--------------------|------|------|------|
| VIK              | $V_{CC} = 4.5 V,$                           | $I_{I} = -18 \text{ mA}$  |                    |      | -1.2 | V    |
|                  | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -2 \text{ mA}$  | V <sub>CC</sub> -2 |      |      |      |
| VOH              | V <sub>CC</sub> = 4.5 V                     | $I_{OH} = -3 \text{ mA}$  | 2.4                | 3.2  |      | V    |
|                  |                                             | $I_{OH} = -48 \text{ mA}$ | 2                  |      |      |      |
| V <sub>OL</sub>  | $V_{CC} = 4.5 V,$                           | $I_{OL} = 48 \text{ mA}$  |                    | 0.35 | 0.5  | V    |
| I <sub>I</sub>   | $V_{CC} = 5.5 V,$                           | V <sub>I</sub> = 7 V      |                    |      | 0.1  | mA   |
| I <sub>I</sub> H | $V_{CC} = 5.5 V,$                           | V <sub>I</sub> = 2.7 V    |                    |      | 20   | μΑ   |
| I <sub>IL</sub>  | $V_{CC} = 5.5 V,$                           | V <sub>I</sub> = 0.4 V    |                    |      | -0.5 | mA   |
| IO¶              | $V_{CC} = 5.5 V,$                           | V <sub>O</sub> = 2.25 V   | -50                |      | -200 | mA   |
| Іссн             | $V_{CC} = 5.5 V,$                           | V <sub>I</sub> = 4.5 V    |                    | 11   | 17   | mA   |
| ICCL             | $V_{CC} = 5.5 V,$                           | V <sub>I</sub> = 0        |                    | 22   | 36   | mA   |

<sup>§</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ $C_L = 50 \text{ pF},$ $R_L = 500 \Omega,$ $T_A = \text{MIN to MAX}^\#$ $\text{MIN MAX}$ |     | UNIT |
|------------------|-----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|------|
| t <sub>PLH</sub> | A or B          | >              | 1                                                                                                                                    | 6.3 | ns   |
| <sup>t</sup> PHL |                 | 1              | 1                                                                                                                                    | 6.3 | 110  |

<sup>#</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>1</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS.

## PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_f = t_f = 2$  ns, duty cycle = 50%.
- E. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated