## ICs for Consumer Electronics VPS / PDC-plus Decoder SDA 5650/X Data Sheet 02.97 | SDA 5650/X<br>Revision History: | | Current Version: 02.97 | |---------------------------------|--------|----------------------------------------------| | Previous Ver | rsion: | | | Page Page (in previous Version) | | Subjects (major changes since last revision) | | | | | | | | | #### Edition 02.97 This edition was realized using the software system FrameMaker<sup>®</sup>. Published by Siemens AG, Bereich Halbleiter, Marketing-Kommunikation, Balanstraße 73, 81541 München © Siemens AG 1997. All Rights Reserved. #### Attention please! As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies. The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved. For questions on technology, delivery and prices please contact the Semiconductor Group Offices in Germany or the Siemens Companies and Representatives worldwide (see address list). Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Siemens Office, Semiconductor Group. Siemens AG is an approved CECC manufacturer. #### **Packing** Please use the recycling operators known to you. We can also help you – get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport. For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred. #### Components used in life-support devices or systems must be expressly authorized for such purpose! Critical components of the Semiconductor Group of Siemens AG, may only be used in life-support devices or systems with the express written approval of the Semiconductor Group of Siemens AG. - 1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or effectiveness of that device or system. - 2 Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered. | Table | of Contents P | age | |------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | 1<br>1.1<br>1.2<br>1.3 | General Description Features Pin Configurations Pin Description | 4<br>5 | | 2<br>2.1<br>2.2<br>2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br>2.3 | System Description Functions I <sup>2</sup> C Bus General Information Chip Address Write Mode Read Mode Order of Data Output on the I <sup>2</sup> C Bus and Bit Allocation of PDC/VPS Operating Modes | 8<br>9<br>9<br>. 10<br>. 12 | | <ul><li>2.4</li><li>2.5</li></ul> | Order of Data Output on the I <sup>2</sup> C Bus and Bit Allocation for the Header Time Mode (MAB=0) | | | 3 | Electrical Characteristics | . 26 | | 4 | PDC/VPS-Receiver | . 30 | | 5<br>5.1<br>5.2<br>5.3<br>5.4 | Appendix Control Register Write (I <sup>2</sup> C-Bus Write) Data Register Read (I <sup>2</sup> C-Bus Read) DAVN and EHB Timing Position of Teletext and VPS Data Lines within the Vertical Blanking Interval Definition of Voltage Levels for VPS Data Line | . 31<br>. 31<br>. 32 | | 5.6<br>5.7<br>5.8<br>5.9 | BDSP 8/30 Format 1 Bit Allocation | . 34<br>. 35<br>. 35<br>. 38 | | 6 | Packago Outlings | 40 | Purchase of Siemens $I^2C$ components conveys the license under the Philips $I^2C$ patent to use the components in the $I^2C$ system provided the system conforms to the $I^2C$ specifications defined by Philips. ### **VPS / PDC-plus Decoder** **SDA 5650/X** **CMOS** ### 1 General Description The PDC plus SDA 5650 decoder chip receives all VPS and 8/30 Format 1 and 2 data together with the teletext header information for easy identification of broadcast transmitter. The SDA 5650 includes a storage capacity of 16 bytes which can be used in different ways depending on selected modes. ### 1.1 Features - Single chip receiver for PDC data for Broadcast Data Service Packet (BDSP 8/30/2 according to CCIR teletext system B.) VPS Data in dedicated line no. 16 of the vertical blanking interval (VBI) - Reception of BDSP packet 8/30/1 Unified Date and Time (UDT) Network indentification code (NIC) Short program label (SPL) - Reception of teletext header row Bytes no. 14 45 containing date, clock time and identification - On chip data slicer - Low external component count - I<sup>2</sup>C-Bus interface Communication with external microcontroller - PDC/VPS operation mode selectable via I<sup>2</sup>C-Bus register - Pin and software compatible to PDC/VPS decoder SDA 5649 - 5 V supply voltage - Video input signal level: 0.7 Vpp to 2.0 Vpp - Technology: CMOS - P-DIP-14-1 and P-DSO-20-1 package | Туре | Ordering Code | Package | |-----------|---------------|------------------| | SDA 5650 | Q67100-H5164 | P-DIP-14-1 | | SDA 5650X | Q67106-H5163 | P-DSO-20-1 (SMD) | ## 1.2 Pin Configurations Figure 1 ## 1.3 Pin Description | Pin No. | | Symbol | Function | | | |------------|--------------|--------------|--------------------------------------------------------------------------------------------------------------------------------|--|--| | P-DIP-14-1 | P-DSO-20-1 | - | | | | | 1 | | $V_{\rm SS}$ | Ground (0 V) | | | | | 1 | $V_{SSA}$ | Analog ground (0 V) | | | | | 2 | $V_{SSD}$ | Digital ground (0 V) | | | | | 3, 8, 13, 18 | N.C. | Not connected | | | | 2 | 4 | SCL | Serial clock input of I <sup>2</sup> C Bus. | | | | 3 | 5 | SDA | Serial data input of I <sup>2</sup> C Bus. | | | | 4 | 6 | CS0 | Chip select input determining the $I^2C$ -Bus addresses: $20_H$ / $21_H$ , when pulled low $22_H$ / $23_H$ , when pulled high. | | | | 5 | 7 | VCS | Video Composite Sync output from sync slicer used for PLL based clock generation. | | | | 6 | 9 | DAVN | Data available output active low, when VPS data is received. | | | | 7 | 10 | ЕНВ | Output signaling the presence of the first field active high. | | | | 8 | 11 | TI | Test input; activates test mode when pulled high. Connect to ground for operating mode. | | | | 9 | 12 | PD1 | Phase detector/charge pump output of data PLL (DAPLL). | | | | 10 | 14 | PD2/<br>VCO2 | Connector of the loop filter for the SYSPLL. | | | | 11 | 15 | VCO1 | Input to the voltage controlled oscillator #1 of the DAPLL. | | | | 12 | 16 | $I_{REF}$ | Reference current input for the on-chip analog circuit. | | | | 13 | 17 | CVBS | Composite video signal input. | | | | 14 | | $V_{DD}$ | Positive supply voltage (+ 5 V nom.). | | | | | 19 | $V_{DDD}$ | Positive supply voltage for the digital circuits (+ 5 V nom.). | | | | | 20 | $V_{DDA}$ | Positive supply voltage for the analog circuits (+ 5 V nom.). | | | ## **Block Diagram** Figure 2 ### 2 System Description ### 2.1 Functions Referring to the functional block diagram of the PDC / VPS decoder, the composite video signal with negative going sync pulses is coupled to the pin CVBS through a capacitor which is used for clamping the bottom of the sync pulses to an internally fixed level. The signal is passed on to the slicer, an analogue circuitry separating the sync and the data parts of the CVBS signal, thus yielding the digital composite sync signal VCS and a digital data signal for further processing by comparing those signals to internally generated slicing levels. The output of the sync separator is forwarded, on one hand, to the output pin VCS, and on the other hand, to the clock generator and the timing block. The VCS signal represents a key signal that is used for deriving a system clock signal by means of a PLL and all other timing signal. The data slicer separates the data signal from the CVBS signal by comparing the video voltage to an internally generated slicing level which is found by averaging the data signal during TV line no. 16 in the VPS mode or by averaging the data signal during the clock run-in period of the teletext lines during the data entry window (DEW) in PDC mode. The clock generator delivers the system clock needed for the basic timing as well as for the regeneraton of the dataclock. It is based on two phase locked loops (PLL's) all parts of which are integrated on chip with the exception of the loop filter components. Each of the PLL's is composed of a voltage controlled relaxation oscillator (VCO), a phase/frequency detector (PFD), and a charge pump which converts the digital output signals of the PFD to an analogue current. That current is transformed to a control voltage for the VCO by the off-chip loop filter. The generated VCO frequencies are 10 MHz and 13.875 MHz for VPS mode and PDC mode, respectively. All signals necessary for the control of sync and data slicing as well as for the data acquisition are generated by the Timing block. The SDA 5650 can be operated in three different modes: Depending on the selected operating mode, either teletext lines carrying 8/30 packages, the dedicated TV line no. 16 (VPS) or the teletext header bytes 38-45, 30-37, 22-29 and 14-21 are acquired. In PDC mode, only teletext rows 8/30 containing Broadcast Data Service Package (BDSP) information are acquired. The relevant bytes of 8/30 format 1 (8/30/1) and 8/30 format 2 (8/30/2) are extracted. The 8/30/1-bytes are stored in the acquisition register in a transparent way without any bit manipulation, whereas the Hamming coded bytes of packet 8/30/2 are Hamming-checked and bytes with one bit error are corrected. The storage of error free or corrected 8/30/2-data bytes in the transfer register to the I<sup>2</sup>C Bus is signalled by the DAVN output going low. In VPS mode, the extracted data bits of TV line no. 16 are checked for biphase errors. With no biphase errors encountered, the acquired bytes are stored in the transfer register to the I<sup>2</sup>C Bus. That transfer is signalled by a H/L transition of the DAVN output, as well. In TTX header mode A bytes 38-45 and 30-37 are accessed in this order. This assures software compatibility to the SDA 5649. In mode B bytes 22-29 and 14-21 are accessed in this order. In all three operating modes data are updated when a new data line has been received, provided that the chip is not accessed via the I<sup>2</sup>C Bus at the same time. A micro controller can read the stored bytes via the I<sup>2</sup>C-Bus interface at any time. However, one must be aware that the storage of new data from the acquisition interface is inhibited as long as the PDC decoder is being accessed via the I<sup>2</sup>C Bus. **Note:** In order to achieve maximum system performance it is recommended to start the SDA 5650 in VPS mode (state after power on) and read the register to check whether line 16 is received. After reception of VPS data inline 16 the SDA 5650 can be switched to 8/30 mode and waiting for packet 8/30 data. Since VPS data in line 16 is transmitted every frame and PDC data in packet 8/30 is transmitted nearly every second the recognition of both VPS and 8/30 packets can be done within PDC-system constraints (about 1 sec). ### 2.2 I<sup>2</sup>C Bus #### 2.2.1 General Information The I<sup>2</sup>C-Bus interface implemented on the PDC decoder is a slave transmitter/receiver, i. e., both reading from and writing to the PDC / VPS decoder is possible. The clock line SCL is controlled only by the bus master usually being a micro controller, whereas the SDA line is controlled either by the master or by the slave. A data transfer can only be initiated by the bus master when the bus is free, i. e., both SDA and SCL lines are in a high state. As a general rule for the I<sup>2</sup>C Bus, the SDA line changes state only when the SCL line is low. The only exception to that rule are the Start Condition and the Stop Condition. Further Details are given below. The following abbreviations are used: START: Start Condition generated by master AS: Acknowledge by slave AM: Acknowledge by master NAM: No Acknowledge by master STOP: Stop condition generated by master ### 2.2.2 Chip Address There are two pairs of chip addresses, which are selected by the CS0-input pin according to the following table: | CS0 Input | Write Mode | Read Mode | |-----------|------------|-----------| | Low | 20 (hex) | 21 (hex) | | High | 22 (hex) | 23 (hex) | ### 2.2.3 Write Mode For writing to the PDC decoder, the following format has to be used: | Start Chipaddress and Write Mode | AS | Byte to set Control Register | AS | Stop | |------------------------------------|----|------------------------------|----|------| |------------------------------------|----|------------------------------|----|------| ### **Description of Data Transfer (Write Mode)** - Step1: In order to start a data transfer the master generates a Start Condition on the bus by pulling the SDA line low while the SCL line is held high. - Step 2: The bus master puts the chip address on the SDA line during the next eight SCL pulses. - Step 3: The master releases the SDA line during the ninth clock pulse. Thus the slave can generate an acknowledge (AS) by pulling the SDA line to a low level. - Step 4: The controller transmits the data byte to set the Control register - Step 5: The slave acknowledges the reception of the byte. - Step 6: The master concludes the data communication by generating a Stop Condition. The write mode is used to set the I<sup>2</sup>C-Bus control register which determines the operating mode: ### **Control Register:** Bit Number: | : | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----|----|----|----|-----|-----|-------------|---------------| | | T4 | Т3 | T2 | T1 | MAB | HDT | PDC/<br>VPS | FOR1/<br>FOR2 | Default: All bits are set to 0 on power-up. **Bits 4 through 7** are used for test purposes and must not be changed for normal operation by user software! Bit 0: determines, which kind of data is accessed via the I<sup>2</sup>C Bus when PDC mode is active: | Value | | | |-------------------------------|---------------------------------------------------------------------------|--| | 0 | 1 | | | BDSP 8/ 30/ 2 data accessible | BDSP 8/30/1 or header row data accessible (refer to description of Bit 2) | | ### **Bit 1:** determines the operating mode: | Value | | | |-----------------|-----------------|--| | 0 | 1 | | | VPS mode active | PDC mode active | | **Bit 2:** determines whether BDSP 8/30/1-data or header row data is accessible: | Value | | | |-----------------------------|-----------------------------------------------------|--| | 0 | 1 | | | BDSP 8/30/1 data accessible | Bytes of teletext header in mode A or B (see Bit 3) | | ### Bit 3: determines mode of teletext header access: | Value | | | | |--------------------------------------------|--------------------------------------------|--|--| | 0 | 1 | | | | Mode A: header bytes in order 38-45, 30-37 | Mode B: header bytes in order 22-29, 14-21 | | | #### 2.2.4 Read Mode For reading from the PDC decoder, the following format has to be used | Start | Chipaddress Read Mode | AS | 1st Byte | AM | | Last Byte | NAM | Stop | |-------|-----------------------|----|----------|----|--|-----------|-----|------| |-------|-----------------------|----|----------|----|--|-----------|-----|------| The contents of up to 16 registers (bytes) can be read starting with byte 1 bit 7 (refer to the table **Order of Data Output on the I<sup>2</sup>C Bus and...**) depending on the selected operating mode. ### **Description of Data Transfer (Read Mode)** - Step1: To start a data transfer the master generates a Start Condition on the bus by pulling the SDA line low while the SCL line is held high. The byte address counter in the decoder is reset and points to the first byte to be output. - Step 2: The bus master puts the chip address on the SDA line during the next eight SCL pulses. - Step 3: The master releases the SDA line during the ninth clock pulse. Thus the slave can generate an acknowledge (AS) by pulling the SDA line to a low level. At this moment, the slave switches to transmitting mode. - Step 4: During the next eight clock pulses the slave puts the addressed data byte onto the SDA line. - Step 5: The reception of the byte is acknowledged by the master device which, in turn, pulls down the SDA line during the next SCL clock pulse. By acknowledging a byte, the master prompts the slave to increment its internal address counter and to provide the output of the next data byte. - Step 6: Steps no. 4 and no. 5 are repeated, until the desired amount of bytes have been read. - Step 7: The last byte is output by the slave since it will not be acknowledged by the master. - Step 8: To conclude the read operation, the master doesn't acknowledge the last byte to be received. A No Acknowledge by the master (NAM) causes the slave to switch from transmitting to receiving mode. Note that the master can prematurely cease any reading operation by not acknowledging a byte. - Step 9: The master gains control over the SDA line and concludes the data transfer by generating a Stop Condition on the bus, i. e., by producing a low/high transition on the SDA line while the SCL line is in a high state. With the SDA and the SCL lines being both in a high state, the I<sup>2</sup>C Bus is free and ready for another data transfer to be started. #### Order of Data Output on the I<sup>2</sup>C Bus and Bit Allocation of PDC/VPS 2.3 **Operating Modes** | I <sup>2</sup> C Bus | i | | PDC Pa | cket 8/30 | | VPS Mo | de | |----------------------|------------------------------------------|----------|------------------------------------------|-----------|----------------------------------------------|---------|------------------------------------------| | | | Format ' | 1 | Format 2 | 2 | | | | Byte 1 | bit 7<br>6<br>5<br>4<br>3<br>2<br>1 | byte 15 | bit 0 <sup>2)</sup> 1 2 3 4 5 6 7 | byte 16 | bit 0 <sup>1)</sup> 1 2 3 bit 0 1 2 3 | byte 11 | bit 0 <sup>2)</sup> 1 2 3 4 5 6 7 | | Byte 2 | bit 7<br>6<br>5<br>4<br>3<br>2<br>1 | byte 16 | bit 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | byte 18 | bit 0<br>1<br>2<br>3<br>bit 0<br>1<br>2<br>3 | byte 12 | bit 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | | Byte 3 | bit 7<br>6<br>5<br>4<br>3<br>2<br>1<br>0 | byte 17 | bit 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | byte 20 | bit 0<br>1<br>2<br>3<br>bit 0<br>1<br>2<br>3 | byte 13 | bit 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | | Byte 4 | bit 7<br>6<br>5<br>4<br>3<br>2<br>1 | byte 18 | bit 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | byte 22 | bit 0<br>1<br>2<br>3<br>bit 0<br>1<br>2<br>3 | byte 14 | bit 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Message bit numbers according to EBU specification of PDC system. Transmission bit number. ### Order of Data Output on the I<sup>2</sup>C Bus and Bit Allocation of PDC/VPS 2.3 **Operating Modes** (cont'd) | I <sup>2</sup> C Bus | | | PDC Pa | cket 8/30 | VPS Mode | |----------------------|------------------------------------------|----------|------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------| | | | Format 1 | 1 | Format 2 | | | Byte 5 | bit 7<br>6<br>5<br>4<br>3<br>2<br>1 | byte 19 | bit 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | byte 14 bit 0 1 2 3 byte 15 bit 0 1 2 | 1<br>2<br>3<br>4<br>5<br>6 | | Byte 6 | bit 7<br>6<br>5<br>4<br>3<br>2<br>1 | byte 20 | bit 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | byte 24 bit 0<br>1<br>2<br>3<br>byte 25 bit 0<br>1<br>2 | 1<br>2<br>3<br>4<br>5<br>6 | | Byte 7 | bit 7<br>6<br>5<br>4<br>3<br>2<br>1<br>0 | byte 21 | bit 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | byte 13 bit 0 1 2 3 - set to "1" - set to "1" - set to "1" - set to "1" | <ul><li>– set to "1"</li><li>– set to "1"</li></ul> | | Byte 8 | bit 7<br>6<br>5<br>4<br>3<br>2<br>1 | byte 13 | bit 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | | | Message bit numbers according to EBU specification of PDC system. Transmission bit number. #### Order of Data Output on the I<sup>2</sup>C Bus and Bit Allocation of PDC/VPS 2.3 **Operating Modes** (cont'd) | I <sup>2</sup> C Bus | | | PDC Pa | cket 8/30 | VPS Mode | | |----------------------|-------|----------|--------|-----------|----------|--| | | | Format ' | 1 | Format 2 | | | | Byte 9 | bit 7 | byte 14 | bit 0 | | | | | | 6 | | 1 | | | | | | 5 | | 2 | | | | | | 4 | | 3 | | | | | | 3 | | 4 | | | | | | 2 | | 5 | | | | | | 1 | | 6 | | | | | | 0 | | 7 | | | | | Byte 10 | bit 7 | byte 22 | bit 0 | | | | | | 6 | | 1 | | | | | | 5 | | 2 | | | | | | 4 | | 3 | | | | | | 3 | | 4 | | | | | | 2 | | 5 | | | | | | 1 | | 6 | | | | | | 0 | | 7 | | | | | Byte 11 | bit 7 | byte 23 | bit 0 | | | | | | 6 | | 1 | | | | | | 5 | | 2 | | | | | | 4 | | 3 | | | | | | 3 | | 4 | | | | | | 2 | | 5 | | | | | | 1 | | 6 | | | | | | 0 | | 7 | | | | Message bit numbers according to EBU specification of PDC system. Transmission bit number. #### Order of Data Output on the I<sup>2</sup>C Bus and Bit Allocation of PDC/VPS 2.3 **Operating Modes** (cont'd) | I <sup>2</sup> C Bus | | | PDC Pa | cket 8/30 | <b>VPS Mode</b> | |----------------------|-------|----------|--------|-----------|-----------------| | | | Format 1 | 1 | Format 2 | | | Byte 12 | bit 7 | byte 24 | bit 0 | | | | | 6 | | 1 | | | | | 5 | | 2 | | | | | 4 | | 3 | | | | | 3 | | 4 | | | | | 2 | | 5 | | | | | 1 | | 6 | | | | | 0 | | 7 | | | | Byte 13 | bit7 | byte 25 | bit 0 | | | | | 6 | | 1 | | | | | 5 | | 2 | | | | | 4 | | 3 | | | | | 3 | | 4 | | | | | 2 | | 5 | | | | | 1 | | 6 | | | | | 0 | | 7 | | | Message bit numbers according to EBU specification of PDC system. Transmission bit number. #### Order of Data Output on the ${\rm I}^2{\rm C}$ Bus and Bit Allocation for the Header 2.4 Time Mode (MAB=0) | I <sup>2</sup> C Bus | | Header Time Mode | |----------------------|-------------|-----------------------------| | Byte 1 | bit 7 | byte 38 bit 0 <sup>2)</sup> | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3<br>2 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 2 | bit 7 | byte 39 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 3 | bit 7 | byte 40 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 2 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 4 | bit 7 | byte 41 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 4 | | | 3 | 4 | | | 3<br>2<br>1 | 5 | | | | 6 | | | 0 | 7 | Message bit numbers according to EBU specification of PDC system. Transmission bit number. ### Order of Data Output on the I<sup>2</sup>C Bus and Bit Allocation for the Header 2.4 Time Mode (MAB=0) (cont'd) | I <sup>2</sup> C Bus | | Header Time Mode | |----------------------|--------|-----------------------------| | Byte 5 | bit 7 | byte 42 bit 0 <sup>2)</sup> | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 3<br>2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 6 | bit 7 | byte 43 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 7 | bit 7 | byte 44 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 8 | bit 7 | byte 45 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 4 | | | 3<br>2 | 4 | | | 2 | 5<br>6 | | | 1 | | | | 0 | 7 | <sup>1)</sup> Message bit numbers according to EBU specification of PDC system. 2) Transmission bit number. ### Order of Data Output on the ${\rm I}^2{\rm C}$ Bus and Bit Allocation for the Header 2.4 Time Mode (MAB=0) (cont'd) | I <sup>2</sup> C Bus | | Header Tim | e Mode | |----------------------|---------------------|------------|-----------------------------------------| | Byte 9 | bit 7 6 5 4 3 2 1 0 | byte 30 bi | it 0 <sup>2)</sup> 1 2 3 4 5 6 7 | | Byte 10 | bit 7 6 5 4 3 2 1 | byte 31 bi | it 0 1 2 3 4 5 6 7 | | Byte 11 | bit 7 6 5 4 3 2 1 0 | byte 32 bi | it 0 1 2 3 4 5 6 7 | | Byte 12 | bit 7 6 5 4 3 2 1 0 | byte 33 bi | it 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Message bit numbers according to EBU specification of PDC system. Transmission bit number. ### Order of Data Output on the I<sup>2</sup>C Bus and Bit Allocation for the Header 2.4 Time Mode (MAB=0) (cont'd) | I <sup>2</sup> C Bus | | Header Time Mode | |----------------------|--------|-----------------------------| | Byte 13 | bit 7 | byte 34 bit 0 <sup>2)</sup> | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 14 | bit 7 | byte 35 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 15 | bit 7 | byte 36 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 16 | bit 7 | byte 37 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 4 | | | 3<br>2 | | | | 2 | 5<br>6 | | | 1 | | | | 0 | 7 | <sup>1)</sup> Message bit numbers according to EBU specification of PDC system. 2) Transmission bit number. ### Order of Data Output on the ${\rm I}^2{\rm C}$ Bus and Bit Allocation for the Header 2.4 Time Mode (MAB=0) (cont'd) | I <sup>2</sup> C Bus | | Header Time Mode | |----------------------|-------|-----------------------------| | Byte 1 | bit 7 | byte 22 bit 0 <sup>2)</sup> | | - | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 2 | bit 7 | byte 23 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 3 | bit 7 | byte 24 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 4 | bit 7 | byte 25 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | Message bit numbers according to EBU specification of PDC system. Transmission bit number. ### Order of Data Output on the I<sup>2</sup>C Bus and Bit Allocation for the Header 2.4 Time Mode (MAB=0) (cont'd) | I <sup>2</sup> C Bus | | Header Time Mode | |----------------------|--------|-----------------------------| | Byte 5 | bit 7 | byte 26 bit 0 <sup>2)</sup> | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 3<br>2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 6 | bit 7 | byte 27 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 7 | bit 7 | byte 28 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 8 | bit 7 | byte 29 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 4 | | | 3<br>2 | 4 | | | 2 | 5<br>6 | | | 1 | | | | 0 | 7 | <sup>1)</sup> Message bit numbers according to EBU specification of PDC system. 2) Transmission bit number. ### Order of Data Output on the ${\rm I}^2{\rm C}$ Bus and Bit Allocation for the Header 2.4 Time Mode (MAB=0) (cont'd) | I <sup>2</sup> C Bus | | Header Time Mode | |----------------------|-------|-----------------------------| | Byte 9 | bit 7 | byte 14 bit 0 <sup>2)</sup> | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 10 | bit 7 | byte 15 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 11 | bit 7 | byte 16 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | | Byte 12 | bit 7 | byte 17 bit 0 | | | 6 | 1 | | | 5 | 2 | | | 4 | 3 | | | 3 | 4 | | | 2 | 5 | | | 1 | 6 | | | 0 | 7 | Message bit numbers according to EBU specification of PDC system. Transmission bit number. 23 ### Order of Data Output on the I<sup>2</sup>C Bus and Bit Allocation for the Header 2.4 Time Mode (MAB=0) (cont'd) | I <sup>2</sup> C Bus | | Header <sup>-</sup> | Time Mode | |----------------------|-------------|---------------------|---------------------| | Byte 13 | bit 7 | byte 18 | bit 0 <sup>2)</sup> | | | 6 | | 1 | | | 5 | | 2 | | | 4 | | 3 | | | 3 | | 4 | | | 2 | | 5 | | | 1 | | 6 | | | 0 | | 7 | | yte 14 | bit 7 | byte 19 | bit 0 | | | 6 | | 1 | | | 5 | | 2 | | | 4 | | 3 | | | 3 | | 4 | | | 2 | | 5 | | | 1 | | 6 | | | 0 | | 7 | | Byte 15 | bit 7 | byte 20 | bit 0 | | | 6 | | 1 | | | 5 | | 2 | | | 4 | | 3 | | | 3 | | 4 | | | 2 | | 5 | | | 1 | | 6 | | | 0 | | 7 | | Byte 16 | bit 7 | byte 21 | bit 0 | | | 6 | | 1 | | | 5 | | 2 | | | 4 | | 3 | | | 3 | | 4 | | | 3<br>2<br>1 | | 5 | | | | | 6 | | | 0 | | 7 | <sup>1)</sup> Message bit numbers according to EBU specification of PDC system.2) Transmission bit number. ### 2.5 Description of DAVN and EHB Outputs DAVN (Data Valid active low) EHB (First Field active high) | Signal Output | VPS Mode | PDC Mode | | | | | |---------------|----------|-------------|-------------|-------------|--|--| | | | 8/30/2 Mode | 8/30/1 Mode | Header Time | | | ### **DAVN** | H/L-transition<br>(set low) | in line 16 when<br>valid VPS data is<br>received | in the line<br>carrying<br>valid<br>8/30/2 data | in the line<br>carrying<br>valid<br>8/30/1 data | in the line<br>carrying<br>valid<br>header<br>row X/0 data | | | | | |-----------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------------------------------------------|--|--|--|--| | L/H-transition (set high) | at the start of line 16 | at the beginning of the next field i.e., at the start of the next data entry window | | | | | | | | always set high | • | on power-up or during I <sup>2</sup> C-Bus accesses when the bus master doesn't acknowledge in order to generate the stop condition | | | | | | | ### **EHB** | L/H-transition | at the beginning of the first field | |----------------|--------------------------------------| | H/L-transition | at the beginning of the second field | In test mode (i.e. TI = high), both DAVN and EHB are controlled by the CS0 pin and reproduce the state of the CS0 input. ### 3 Electrical Characteristics ### **Absolute Maximum Ratings** $T_{\mathsf{A}} = 25~^{\circ}\mathsf{C}$ | Parameter | Symbol | ol Limit Values | | | Unit | Test | | |------------------------------|--------------------|-----------------|------|------|------|--------------|--| | | | min. | typ. | max. | | Condition | | | Ambient temperature | $T_{A}$ | 0 | | 70 | °C | in operation | | | Storage temperature | $T_{stg}$ | - 40 | | 125 | °C | by storage | | | Total power dissipation | $P_{tot}$ | | | 300 | mW | | | | Power dissipation per output | $P_{DQ}$ | | | 10 | mW | | | | Input voltage | $V_{IM}$ | - 0.3 | | 6 | V | | | | Supply voltage | $V_{DD}$ | - 0.3 | | 6 | V | | | | Thermal resistance | R <sub>th SU</sub> | | | 80 | K/W | | | **Note:** Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit. ### **Operating Range** | Supply voltage | $V_{DD}$ | 4.5 | 5 | 5.5 | V | | |---------------------------|----------|-----|---|-----|----|--| | Supply current | $I_{DD}$ | | 5 | 15 | mA | | | Ambient temperature range | $T_{A}$ | 0 | | 70 | °C | | **Note:** In the operating range the functions given in the circuit description are fulfilled. ### **Electrical Characteristics** $T_{\mathsf{A}}$ = 25 °C | Parameter | Symbol | Limit Values | | | Unit | Test Condition | |-----------|--------|--------------|------|------|------|----------------| | | | min. | typ. | max. | | | ### Input Signals SDA, SCL, CS0 | H-input voltage | $V_{IH}$ | $0.7 imes V_{DD}$ | $V_{DD}$ | V | | |-------------------|----------|--------------------|--------------------|----|--| | L-input voltage | $V_{IL}$ | 0 | $0.3 imes V_{DD}$ | V | | | Input capacitance | $C_{I}$ | | 10 | pF | | | Input current | $I_{IM}$ | | 10 | μΑ | | ## Input Signal TI | H-input voltage | $V_{IH}$ | $0.9 imes V_{DD}$ | $V_{DD}$ | V | | |-------------------|----------|--------------------|-----------------------|----|--| | L-input voltage | $V_{IL}$ | 0 | $0.1 imes V_{ m DD}$ | V | | | Input capacitance | $C_{I}$ | | 10 | pF | | | Input current | $I_{IM}$ | | 10 | μΑ | | ## **Input Signals CVBS** (pos. Video, neg. Sync) | Video input signal<br>level | $V_{CVBS}$ | 0.7 | 1.0 | 2.0 | V | 2 Vpp with 0.8 V $V_{\rm SYNC}$ and 1.2 V $V_{\rm DAT}$ | |------------------------------------------|----------------|-------------------------------|-------|--------------|----|---------------------------------------------------------| | Synchron signal amplitude | $V_{\sf SYNC}$ | 0.15 | 0.3 | 0.8 (1.0) | V | 1.0 V only related to VCS signal generation | | Data amplitude | $V_{DAT}$ | $0.25 \\ 1.5 \times V_{SYNC}$ | 0.5 | 1.2 | V | | | Coupling capacitor | $C_{C}$ | | 33 | | nF | | | H-input current | $I_{IH}$ | | | 10 | μΑ | V <sub>I</sub> = 5 V | | L-input current | $I_{IL}$ | - 1000 | - 400 | <b>– 100</b> | μΑ | $V_{I} = 0 \; V$ | | Source impedance | $R_{S}$ | | | 250 | Ω | | | Leakage resistance at coupling capacitor | $R_{C}$ | 0.91 | 1 | 1.2 | ΜΩ | | ### **Electrical Characteristics** (cont'd) $T_{\rm A}$ = 25 °C | Parameter | Symbol | Limit Values | | | Unit | Test Condition | |-----------|--------|--------------|----------------|--|------|----------------| | | | min. | min. typ. max. | | | | ### **Output Signals DAVN, EHB, VCS** | H-output voltage | $V_{QH}$ | $V_{DD} - 0.5$ | | V | $I_{\rm Q} = -100 \; \mu {\rm A}$ | |------------------|----------|----------------|-----|---|-----------------------------------| | L-output voltage | $V_{QL}$ | | 0.4 | V | $I_{\rm Q}$ = 1.6 mA | ## **Output Signals SDA (Open-Drain-Stage)** | L-output voltage | $V_{QL}$ | | 0.4 | V | $I_{\rm Q}$ = 3.0 mA | |--------------------|----------|--|-----|---|----------------------| | Permissible output | | | 5.5 | V | | | voltage | | | | | | ### **PLL-Loop Filter Components (see application circuit)** | Resistance at PD2/<br>VCO2 | $R_1$ | 6.8 | kΩ | | |----------------------------|-----------------------|------|----|--| | Resistance at VCO1 | $R_2$ | 1200 | kΩ | | | Attenuation resistance | R <sub>3</sub> | 6.8 | kΩ | | | Resistance at PD2/<br>VCO2 | R <sub>5</sub> | 1200 | kΩ | | | Integration capacitor | <i>C</i> <sub>1</sub> | 2.2 | nF | | | Integration capacitor | $C_3$ | 33 | nF | | ## VCO – Frequence Range Adjustment | Resistance at IREF | $R_4$ | 100 | kΩ | | |--------------------|-------|-----|----|--| | (for bias current | | | | | | adjustment) | | | | | **Note:** The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specify mean values expected over the production spread. If not otherwise specified, typical characteristics apply at $T_{\rm A}$ = 25 °C and the given supply voltage. Figure 3 I<sup>2</sup>C-Bus Timing | Parameter | Symbol | Limit Values | | Unit | | |--------------------------------------------------|----------------------|--------------|-----|------|--| | | | min. max. | | | | | Clock frequency | $f_{\sf SCL}$ | 0 | 100 | kHz | | | Inactive time prior to new transmission start-up | t <sub>BUF</sub> | 4.7 | | μs | | | Hold time during start condition | t <sub>HD; STA</sub> | 4.0 | | μs | | | Low-period of clock | $t_{LOW}$ | 4.7 | | μs | | | High-period of clock | t <sub>HIGH</sub> | 4.0 | | μs | | | Set-up time for data | t <sub>SU;DAT</sub> | 250 | | ns | | | Rise time for SDA and SCL signal | t <sub>TLH</sub> | | 1 | μs | | | Fall time for SDA and SCL signal | $t_{THL}$ | | 300 | ns | | | Set-up time for SCL clock during stop condition | t <sub>SU; STO</sub> | 4.7 | | μs | | All values referred to $V_{\mathrm{IH}}$ and $V_{\mathrm{IL}}$ levels. ### 4 PDC/VPS-Receiver Figure 4 ### 5 Appendix ### 5.1 Control Register Write (I<sup>2</sup>C-Bus Write) Figure 5 ## 5.2 Data Register Read (I<sup>2</sup>C-Bus Read) Figure 6 ### 5.3 DAVN and EHB Timing Figure 7 # 5.4 Position of Teletext and VPS Data Lines within the Vertical Blanking Interval Figure 8 ### 5.5 Definition of Voltage Levels for VPS Data Line Figure 9 ### 5.6 BDSP 8/30 Format 1 Bit Allocation | Byte No. | | Bit No. | | | | | | | Contents | | | |----------|-------------------------------------|---------|----|-------------------------------------|-------------------------------------|----|----------------------|------------------------------------|--------------------------------------------|---------|--| | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | | 13 | | | | | | | | | Network Identification | 1. Byte | | | 14 | | | | | | | | | Network Identification | 2. Byte | | | 15 | , | Weigh | nt | | Weight Sign | | | gn | Time Offset Code | | | | | 2-2 | 2-1 | 20 | 21 | 22 | 23 | 0 | | | | | | 16 | MJD Digit<br>Weight 10 <sup>4</sup> | | | | 1 | 1 | 1 | 1 | Modified Julian Date (N 1. Byte | (JD) | | | 17 | MJD Digit<br>Weight 10 <sup>2</sup> | | | | MJD Digit<br>Weight 10 <sup>3</sup> | | | | Modified Julian Date 2. Byte | | | | 18 | MJD Digit<br>Weight 10 <sup>0</sup> | | | MJD Digit<br>Weight 10 <sup>1</sup> | | | | Modified Julian Date (MJD) 3. Byte | | | | | 19 | UTC Hours<br>Units | | | | UTC Hours<br>Tens | | | | Universal Time Coordir<br>(UTC)<br>1. Byte | nated | | | 20 | UTC Minutes<br>Units | | | | UTC Minutes<br>Tens | | | | Universal Time Coordinated 2. Byte | | | | 21 | UTC Seconds<br>Units | | | | UTC Seconds<br>Tens | | | | Universal Time Coordinated 3. Byte | | | | 22 | | | | | | | Short Programme Labe | el 1. Byte | | | | | 23 | | | | | | | | | Short Programme Label 2. Byte | | | | 24 | | | | | | | | | Short Programme Label 3. | | | | 25 | | | | | | | | Short Programme Labe | el 4. Byte | | | **Note:** This corresponds to the coding adopted in CCIR teletext system B BDSP 8/30 format 1. NB: The received bytes are output on the $I^2C$ Bus in a transparent way, i.e., on a bit-first-in-first-out basis. No bit manipulation is performed on the chip in this operating mode. Concerning bytes no. 16 through 21: When evaluating the numbers, note that each 4-bit-digit has been incremented by one prior to transmission, and the least significant bits are transmitted first. ### 5.7 Structure of the Teletext Data Packet 8/30 Format 2 Figure 10 ### 5.8 BDSP 8/30 Format 2 Bit Allocation The four message bits of byte 13 are used as follows | byte 13 bit | 0 – LCI | b <sub>1</sub> | label channel identifier | | |-------------|---------|-----------------------------------------|--------------------------|-------------------| | | | 1 – LCI | b <sub>2</sub> | | | | | 2 – LUF | | label update flag | | | | 3 – reserved<br>but as yet<br>undefined | | | ## 5.8 BDSP 8/30 Format 2 Bit Allocation (cont'd) The message bits of bytes 14-25 are used in a way similar to the coding of the label in the dedicated television line as follows: | byte 14 bit | bit | 0 PCS | b <sub>1</sub> | status of analogue sound | | | |-------------|-----|-------|-----------------|---------------------------------|--|--| | | | 1 PCS | b <sub>2</sub> | | | | | | | 2 | | reserved but yet | | | | | | 3 | | undefined | | | | byte 15 | bit | 0 CNI | b <sub>1</sub> | country | | | | | | 1 CNI | b <sub>2</sub> | | | | | | | 2 CNI | b <sub>3</sub> | | | | | | | 3 CNI | b <sub>4</sub> | | | | | byte 16 | bit | 0 CNI | b <sub>9</sub> | network (or programme provider) | | | | | | 1 CNI | b <sub>10</sub> | | | | | | | 2 PIL | b <sub>1</sub> | day | | | | | | 3 PIL | b <sub>2</sub> | | | | | byte 17 b | bit | 0 PIL | b <sub>3</sub> | | | | | | | 1 PIL | b <sub>4</sub> | | | | | | | 2 PIL | b <sub>5</sub> | | | | | | | 3 PIL | b <sub>6</sub> | month | | | | byte 18 | bit | 0 PIL | b <sub>7</sub> | | | | | | | 1 PIL | b <sub>8</sub> | | | | | | | 2 PIL | b <sub>9</sub> | | | | | | | 3 PIL | b <sub>10</sub> | hour | | | | byte 19 | bit | 0 PIL | b <sub>11</sub> | | | | | | | 1 PIL | b <sub>12</sub> | | | | | | | 2 PIL | b <sub>13</sub> | | | | | | | 3 PIL | b <sub>14</sub> | | | | ## 5.8 BDSP 8/30 Format 2 Bit Allocation (cont'd) | byte 20 bit | 0 PIL | b <sub>15</sub> | minute | | |-------------|-------|-----------------|-----------------|---------------------------------| | | | 1 PIL | b <sub>16</sub> | | | | | 2 PIL | b <sub>17</sub> | | | | | 3 PIL | b <sub>18</sub> | | | byte 21 bit | bit | 0 PIL | b <sub>19</sub> | | | | | 1 PIL | b <sub>20</sub> | | | | | 2 CNI | b <sub>5</sub> | country | | | | 3 CNI | b <sub>6</sub> | | | byte 22 | bit | 0 CNI | b <sub>7</sub> | | | | | 1 CNI | b <sub>8</sub> | | | | | 2 CNI | b <sub>11</sub> | network (or programme provider) | | | | 3 CNI | b <sub>12</sub> | | | byte 23 | bit | 0 CNI | b <sub>13</sub> | | | | | 1 CNI | b <sub>14</sub> | | | | | 2 CNI | b <sub>15</sub> | | | | | 3 CNI | b <sub>16</sub> | | | byte 24 | bit | 0 PTY | b <sub>1</sub> | programme type | | | | 1 PTY | b <sub>2</sub> | | | | | 2 PTY | b <sub>3</sub> | | | | | 3 PTY | b <sub>4</sub> | | | byte 25 | bit | 0 PTY | b <sub>5</sub> | | | | | 1 PTY | b <sub>6</sub> | | | | | 2 PTY | b <sub>7</sub> | | | | | 3 PTY | b <sub>8</sub> | | ### 5.9 Data Format of Programme Delivery Data in the Dedicated TV Line (VPS) Abbreviations: CNI = Country and Network Identification PCS = Programme Control Status PIL = Programme Identification Label PTY = Programme Type M = Most-significant Bit L = Least-significant Bit UEA09420 Figure 11 02.97 A = Bit value is that of the carrent PTY code Figure 12 N = Bit value is that of the carrent CNI code P = Bit value is that of the carrent PIL code ### 6 Package Outlines ### **Sorts of Packing** Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". Dimensions in mm ### P-DSO-20-1 (Plastic Dual Small Outline Package) - 1) Does not include plastic or metal protrusion of 0.15 max. per side - 2) Does not include dambar protrusion ### **Sorts of Packing** Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device Dimensions in mm