- EPIC<sup>™</sup> (Enhanced-Performance Implanted CMOS) 2-µ Process - Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at V<sub>CC.</sub> T<sub>A</sub> = 25°C - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) 2 V at V<sub>CC</sub>, T<sub>A</sub> = 25°C - ESD Protection Exceeds 2000 V Per MIL-STD-883C, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 250 mA Per JEDEC Standard JESD-17 - Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DB), Thin Shrink Small-Outline (PW), Ceramic Flat (W) Packages, Chip Carriers (FK), and (J) 300-mil DIPs #### description These octal D-type flip-flops are designed for 2.7-V to 5.5-V V<sub>CC</sub> operation. The 'LV273 are positive-edge-triggered flip-flops with direct clear (CLR) input. Information at the data (D) inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output. SN54LV273 . . . J OR W PACKAGE SN74LV273 . . . DB, DW, OR PW PACKAGE (TOP VIEW) SN54LV273 . . . FK PACKAGE (TOP VIEW) The SN74LV273 is available in TI's shrink small-outline package (DB), which provides the same I/O pin count and functionality of standard small-outline packages in less than half the printed-circuit-board area. The SN54LV273 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C. The SN74LV273 is characterized for operation from $-40^{\circ}$ C to $85^{\circ}$ C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC is a trademark of Texas Instruments Incorporated. ### FUNCTION TABLE (each flip-flop) | | INPUTS | | OUTPUT | |-----|------------|---|--------| | CLR | CLK | D | Q | | L | Х | Χ | L | | Н | $\uparrow$ | Н | Н | | Н | $\uparrow$ | L | L | | Н | L | Χ | $Q_0$ | ### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for DB, DW, J, PW, and W packages. ### logic diagram (positive logic) SCLS195B - FEBRUARY 1993 - REVISED APRIL 1996 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 7 V | |-------------------------------------------------------------------------------------------------|---------------|--------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V | | Output voltage range, V <sub>O</sub> (see Notes 1 and 2) | | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) | | ±20 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | | ±50 mA | | Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$ | | ±25 mA | | Continuous current through V <sub>CC</sub> or GND | | ±50 mA | | Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 3) | ): DB package | 0.6 W | | • | DW package | 1.6 W | | | PW package | 0.7 W | | Storage temperature range, T <sub>sto</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. This value is limited to 7 V maximum. - 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. #### recommended operating conditions (see Note 4) | | | | SN54L | V273 | SN74L | .V273 | UNIT | | |-------|--------------------------------------------|--------------------------------------------|-------|------|-------|-------|------|--| | | | | | MAX | MIN | MAX | UNII | | | VCC | Supply voltage | | 2.7 | 5.5 | 2.7 | 5.5 | V | | | V | High level input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | 2 | | V | | | VIH | High-level input voltage | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 3.15 | | 3.15 | | ٧ | | | V | Low-level input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | | 0.8 | V | | | VIL | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | | 1.65 | | 1.65 | ٧ | | | ٧ı | Input voltage | | 0 4 | VCC | 0 | VCC | V | | | ٧o | Output voltage | | 0 | VCC | 0 | VCC | V | | | lau | High lovel output ourrent | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 20 | -6 | | -6 | mA | | | ЮН | High-level output current | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 140 | -12 | | -12 | ША | | | 1 | Low lovel output ourrent | V <sub>CC</sub> = 2.7 V to 3.6 V | V | 6 | | 6 | A | | | IOL | Low-level output current | | 12 | | 12 | mA | | | | Δt/Δν | Input transition rise or fall rate | | 0 | 100 | 0 | 100 | ns/V | | | TA | Operating free-air temperature | | -55 | 125 | -40 | 85 | °C | | NOTE 4: Unused inputs must be held high or low to prevent them from floating. ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | ,, + | SN | 54LV27 | 3 | SN | 74LV27 | 3 | UNIT | |----------------|---------------------------------------------------------------------------------|-------------------|----------------------|--------|------|---------------------|--------|------|------| | PARAMETER | TEST CONDITIONS | v <sub>cc</sub> † | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | | I <sub>OH</sub> = -100 μA | MIN to MAX | V <sub>CC</sub> -0.2 | 2 | | V <sub>CC</sub> −0. | 2 | | | | Voн | I <sub>OH</sub> = -6 mA | 3 V | 2.4 | | | 2.4 | | | V | | | I <sub>OH</sub> = -12 mA | 4.5 V | 3.6 | | | 3.6 | | | | | | I <sub>OL</sub> = 100 μA | MIN to MAX | | | 0.2 | | | 0.2 | | | VOL | I <sub>OL</sub> = 6 mA | 3 V | | | 0.4 | | | 0.4 | V | | | I <sub>OL</sub> = 12 mA | 4.5 V | | | 0.55 | | | 0.55 | | | 1. | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.6 V | | Ź | ±1 | | | ±1 | μΑ | | ΙΙ | A = ACC OL GIAD | 5.5 V | | PEL | ±1 | | | ±1 | μΑ | | loz | V <sub>O</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = | 3.6 V | | 2 | ±5 | | | ±5 | μΑ | | loz | VO = VCC OI GIVD, | 5.5 V | | Ç | ±5 | | | ±5 | μΑ | | loo | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = | 3.6 V | 90 | | 20 | | | 20 | μΑ | | Icc | V = VCC OI GIND, | 5.5 V | d' <sub>Q</sub> | | 20 | | | 20 | μΑ | | ∆ICC | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V | | | 500 | | | 500 | μΑ | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 2.5 | | | 2.5 | | pF | | <u>Ч</u> | 1 - ACC 01 Q14D | 5 V | | 3 | | | 3 | | pΓ | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate values under recommended operating conditions. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | | | | SN54LV273 | | | | | | | |-----------------|----------------------------|-----------------|------------------------|-----------|-------------------|-------|-------------------|-------|------|--| | | | | V <sub>CC</sub> = ± 0. | | V <sub>CC</sub> = | | V <sub>CC</sub> = | 2.7 V | UNIT | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | fclock | Clock frequency | | 0 | 60 | <b>⋌</b> 0 | 50 | 0 | 40 | MHz | | | | Pulse duration | CLR low | 6 | -01 | 10 | | 12 | | ns | | | t <sub>W</sub> | Fuise duration | CLK high or low | 7 | OP. | 10 | S.P.O | 12 | | 115 | | | | Oatom Cara bafana OLKA | Data | 8 | , bk | 12 | , < | 14 | | | | | t <sub>su</sub> | Setup time before CLK↑ | | 2 | | 2 | | 2 | | ns | | | t <sub>h</sub> | Hold time, data after CLK↑ | | 3 | | 2 | | 2 | | ns | | # timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | | | | | SN74L | SN74LV273 | | | | | |-----------------|--------------------------------------|---------|-------------------|-----|-------------------|-----------|-------|-------------------------|-----|--| | | | | V <sub>CC</sub> = | | V <sub>CC</sub> = | | VCC = | V <sub>CC</sub> = 2.7 V | | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | fclock | Clock frequency | | 0 | 60 | 0 | 50 | 0 | 40 | MHz | | | | Pulse duration | CLR low | 6 | | 10 | | 12 | | ns | | | t <sub>W</sub> | CLK high or low | | 7 | | 10 | | 12 | | 115 | | | | Catura tima hafara CLKA | Data | 8 | | 12 | | 14 | | | | | t <sub>su</sub> | Setup time before CLK↑ CLR inactive | | 2 | | 2 | | 2 | | ns | | | th | Hold time, data after CLK↑ | | 3 | | 2 | | 2 | | ns | | PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice. SCLS195B - FEBRUARY 1993 - REVISED APRIL 1996 # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | | | | | | | SN54L | .V273 | | | | | |------------------|-----------------|----------------|-----------------|-----------|-------|-------------------|---------|-------|-------------------|-------|------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> | = 5 V ± ( | ).5 V | v <sub>CC</sub> = | 3.3 V ± | 0.3 V | V <sub>CC</sub> = | 2.7 V | UNIT | | | | (0011 01) | MIN | TYP | MAX | MIN | TYP | MAX | ∠ MIN | MAX | | | f <sub>max</sub> | | | 60 | 100 | | 50 | 80 | N | 40 | | MHz | | <sup>t</sup> pd | CLK | Q | | 11 | 16 | WE. | 16 | 22 | VIE | 26 | ns | | t <sub>PHL</sub> | CLR | Q | | 13 | 22 | | 14 | 24 | | 30 | ns | # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | | | | | | | SN74L | .V273 | | | | | |------------------|-------------------|----------------|------|-----------|-------|-------------------|-------------|-------|-------|-------|------| | PARAMETER | FROM<br>(INPUT) ( | TO<br>(OUTPUT) | VCC: | = 5 V ± 0 | ).5 V | V <sub>CC</sub> = | 3.3 V $\pm$ | 0.3 V | VCC = | 2.7 V | UNIT | | | | (0011 01) | MIN | TYP | MAX | MIN | TYP | MAX | MIN | MAX | | | f <sub>max</sub> | | | 60 | 100 | | 50 | 80 | | 40 | | MHz | | <sup>t</sup> pd | CLK | Q | | 11 | 16 | | 16 | 22 | | 26 | ns | | tPHL | CLR | Q | | 13 | 22 | | 14 | 24 | | 30 | ns | ### operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | VCC | TYP | UNIT | |-------------------------------------------------------------|---------------------------------------------|---------------------------------------|-------|-----|------| | C <sub>pd</sub> Power dissipation capacitance per flip-flop | Power discipation capacitance per flip flep | C <sub>I</sub> = 50 pF, f = 10 MHz | 3.3 V | 32 | ρF | | | Fower dissipation capacitance per hip-hop | C <sub>L</sub> = 30 μr, T = 10 Wil iz | 5 V | 41 | ρг | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \ \Omega$ , $t_f \leq 2.5 \ ns$ . - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tplH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1996, Texas Instruments Incorporated