- Inputs Are TTL-Voltage Compatible
- Independent Registers for A and B Buses
- Multiplexed Real-Time and Stored Data
- True Data Paths
- High-Current 3-State Outputs Can Drive up to 15 LSTTL Loads
- Package Options Include Plastic Small-Outline (DW) and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (NT) and Ceramic (JT) 300-mil DIPs

#### description

The 'HCT646 consist of bus-transceiver circuits with 3-state outputs, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental busmanagement functions that can be performed with the 'HCT646.

Output-enable  $(\overline{OE})$  and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either or both registers.

The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. DIR determines which bus receives data when  $\overline{OE}$  is active (low). In the isolation mode ( $\overline{OE}$  high), A data can be stored in one register and/or B data can be stored in the other register.

SN54HCT646 . . . JT OR W PACKAGE SN74HCT646 . . . DW OR NT PACKAGE (TOP VIEW)



## SN54HCT646 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

When an output function is disabled, the input function is still enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time.

The SN54HCT646 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74HCT646 is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





Pin numbers shown are for the DW, JT, NT, and W packages.

Figure 1. Bus-Management Functions



#### **FUNCTION TABLE**

|    |     | INP    | UTS      |     |     | DAT                      | A I/O                    | OPERATION OR FUNCTION               |
|----|-----|--------|----------|-----|-----|--------------------------|--------------------------|-------------------------------------|
| ŌĒ | DIR | CLKAB  | CLKBA    | SAB | SBA | A1-A8                    | B1-B8                    | OPERATION OR FUNCTION               |
| Х  | Х   | 1      | Х        | Х   | Х   | Input                    | Unspecified <sup>†</sup> | Store A, B unspecified <sup>†</sup> |
| Х  | Х   | Χ      | <b>↑</b> | X   | Χ   | Unspecified <sup>†</sup> | Input                    | Store B, A unspecified <sup>†</sup> |
| Н  | Х   | 1      | <b>↑</b> | X   | Х   | Input                    | Input                    | Store A and B data                  |
| Н  | Х   | H or L | H or L   | Χ   | Χ   | Input disabled           | Input disabled           | Isolation, hold storage             |
| L  | L   | Х      | Χ        | Х   | L   | Output                   | Input                    | Real-time B data to A bus           |
| L  | L   | Χ      | H or L   | X   | Н   | Output                   | Input                    | Stored B data to A bus              |
| L  | Н   | Х      | Х        | Ĺ   | Х   | Input                    | Output                   | Real-time A data to B bus           |
| L  | Н   | H or L | Χ        | Н   | Χ   | Input                    | Output                   | Stored A data to B bus              |

The data-output functions can be enabled or disabled by various signals at  $\overline{\text{OE}}$  and DIR. Data-input functions are always enabled; i.e., data at the bus terminals is stored on every low-to-high transition of the clock inputs.

### logic symbol‡



<sup>&</sup>lt;sup>‡</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DW, JT, NT, and W packages.



### logic diagram (positive logic)



Pin numbers shown are for the DW, JT, NT, and W packages.

### absolute maximum ratings over operating free-air temperature range†

| Supply voltage range, V <sub>CC</sub>                                                                        | 0.5 V to 7 V   |
|--------------------------------------------------------------------------------------------------------------|----------------|
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see Note 1)                                   | ±20 mA         |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) (see Note 1) | ±20 mA         |
| Continuous output current, I <sub>O</sub> (V <sub>O</sub> = 0 to V <sub>CC</sub> )                           |                |
| Continuous current through V <sub>CC</sub> or GND                                                            | ±70 mA         |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): DW package                                          | 81°C/W         |
| NT package                                                                                                   | 67°C/W         |
| Storage temperature range, T <sub>stg</sub>                                                                  | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.



NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### recommended operating conditions

|                 |                                       |                                  | SN  | 54HCT6 | 46  | SN  | 74HCT6 | 46  | UNIT |
|-----------------|---------------------------------------|----------------------------------|-----|--------|-----|-----|--------|-----|------|
|                 |                                       |                                  | MIN | NOM    | MAX | MIN | NOM    | MAX | UNII |
| Vcc             | Supply voltage                        |                                  | 4.5 | 5      | 5.5 | 4.5 | 5      | 5.5 | V    |
| VIH             | High-level input voltage              | V <sub>CC</sub> = 4.5 V to 5.5 V | 2   | 1      | 15  | 2   |        |     | V    |
| V <sub>IL</sub> | Low-level input voltage               | V <sub>CC</sub> = 4.5 V to 5.5 V | 0   | PE.    | 0.8 | 0   |        | 0.8 | V    |
| ٧ <sub>I</sub>  | Input voltage                         |                                  | 0   | 7      | VCC | 0   |        | VCC | V    |
| ٧o              | Output voltage                        |                                  | 0   | 5      | VCC | 0   |        | VCC | V    |
| t <sub>t</sub>  | Input transition (rise and fall) time |                                  | 0   | 7      | 500 | 0   |        | 500 | ns   |
| TA              | Operating free-air temperature        |                                  | -55 |        | 125 | -40 |        | 85  | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                   | DAMETER        | TEST CONDITIONS                       |                          | Vaa                                                                                  | Т    | T <sub>A</sub> = 25°C |      | SN54HCT646 |       | SN74HCT646 |       | UNIT |  |   |
|-------------------|----------------|---------------------------------------|--------------------------|--------------------------------------------------------------------------------------|------|-----------------------|------|------------|-------|------------|-------|------|--|---|
| PARAMETER         |                | l lest conditions                     |                          | vcc                                                                                  | MIN  | TYP                   | MAX  | MIN        | MAX   | MIN        | MAX   | UNIT |  |   |
| Va                |                | I <sub>OH</sub> = -20 μA              |                          | V <sub>1</sub> V <sub>2</sub> O <sub>7</sub> V <sub>2</sub> I <sub>OH</sub> = -20 μA |      | 4.5 V                 | 4.4  | 4.499      |       | 4.4        |       | 4.4  |  | V |
| VOH               |                | VI = VIH or VIL                       | $I_{OH} = -6 \text{ mA}$ | 4.5 V                                                                                | 3.98 | 4.3                   |      | 3.7        |       | 3.84       |       | V    |  |   |
| V/a.              |                | \\ \\ or \\                           | I <sub>OL</sub> = 20 μA  | 4.5 V                                                                                |      | 0.001                 | 0.1  |            | 0.1   |            | 0.1   | V    |  |   |
| VOL               |                | VI = VIH  or  VIL                     | $I_{OL} = 6 \text{ mA}$  | _ = 6 mA                                                                             |      | 0.17                  | 0.26 |            | 0.4   |            | 0.33  | V    |  |   |
| II                | Control inputs | $V_I = V_{CC}$ or 0                   |                          | 5.5 V                                                                                |      | ±0.1                  | ±100 |            | ±1000 |            | ±1000 | nA   |  |   |
| loz               | A or B         | $V_O = V_{CC}$ or 0                   |                          | 5.5 V                                                                                |      | ±0.01                 | ±0.5 | 6          | ±10   |            | ±5    | μΑ   |  |   |
| ICC               |                | $V_I = V_{CC}$ or 0,                  | IO = 0                   | 5.5 V                                                                                |      |                       | 8    | 37         | 160   |            | 80    | μΑ   |  |   |
| ΔICC <sup>†</sup> |                | One input at 0.5<br>Other inputs at 0 |                          | 5.5 V                                                                                |      | 1.4                   | 2.4  | OHO!       | 3     |            | 2.9   | mA   |  |   |
| C <sub>i</sub>    | Control inputs |                                       |                          | 4.5 V<br>to 5.5 V                                                                    |      | 3                     | 10   |            | 10    |            | 10    | pF   |  |   |

<sup>†</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or VCC.

## timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|                    |                                                     | Vaa   | T <sub>A</sub> = 2 | 25°C | SN54H | CT646 | SN74H | CT646 | UNIT  |
|--------------------|-----------------------------------------------------|-------|--------------------|------|-------|-------|-------|-------|-------|
|                    |                                                     | VCC   | MIN                | MAX  | MIN   | MAX   | MIN   | MAX   | UNIT  |
| <i>[</i>           | Clock fraguency                                     | 4.5 V | 0                  | 31   | 0     | 22    | 0     | 27    | MHz   |
| <sup>†</sup> clock | Clock frequency                                     | 5.5 V | 0                  | 36   | 0     | 24    | 0     | 29    | IVITZ |
|                    | Pulse duration, CLKBA or CLKAB high or low          |       | 16                 |      | 23    | EV    | 19    |       | ns    |
| t <sub>w</sub>     |                                                     |       | 14                 |      | 21    | Q'    | 17    |       |       |
| Ţ.                 | Octors the and heaters OLIKARA as R heaters OLIKARA | 4.5 V | 20                 |      | 30    | r     | 25    |       | no    |
| tsu                | Setup time, A before CLKAB↑ or B before CLKBA↑      | 5.5 V | 18                 |      | 27    |       | 23    |       | ns    |
| Ţ.,                | Hold time, A after CLKAB↑ or B after CLKBA↑         |       | 5                  |      | 5     |       | 5     |       | no    |
| th                 |                                                     |       | 5                  |      | 5     |       | 5     |       | ns    |

### SN54HCT646, SN74HCT646 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

SCLS178B - MARCH 1984 - REVISED MAY 1997

## switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 2)

| DADAMETED        | FROM           | то       | ,     | T,  | Δ = 25°C | ;   | SN54H  | CT646 | SN74HCT646 |     | UNIT   |
|------------------|----------------|----------|-------|-----|----------|-----|--------|-------|------------|-----|--------|
| PARAMETER        | (INPUT)        | (OUTPUT) | VCC   | MIN | TYP      | MAX | MIN    | MAX   | MIN        | MAX | UNII   |
| f                |                |          | 4.5 V | 31  | 54       |     | 22     |       | 27         |     | MHz    |
| f <sub>max</sub> |                |          | 5.5 V | 36  | 64       |     | 24     |       | 29         |     | IVITIZ |
|                  | CLKBA or CLKAB | A or B   | 4.5 V |     | 18       | 36  |        | 54    |            | 45  |        |
|                  | CLNBA OF CLNAB | A or B   | 5.5 V |     | 16       | 32  |        | 49    |            | 41  |        |
| <b>.</b>         | A or B         | P.or A   | 4.5 V |     | 14       | 27  |        | 41    |            | 34  | 20     |
| <sup>t</sup> pd  | AUB            | B or A   | 5.5 V |     | 12       | 24  |        | 37    |            | 31  | ns     |
|                  | SBA or SAB†    | A or B   | 4.5 V |     | 20       | 38  |        | 57    |            | 48  |        |
|                  |                | AUB      | 5.5 V |     | 17       | 34  |        | 51    |            | 43  |        |
|                  | ŌĒ             | A or B   | 4.5 V |     | 25       | 49  |        | 74    |            | 61  | ns     |
| <sup>t</sup> en  | OE             | AUIB     | 5.5 V |     | 22       | 44  | ζΟ)    | 67    |            | 55  | 115    |
| +                | ŌĒ             | A or B   | 4.5 V |     | 25       | 49  | Pag    | 74    |            | 61  | ns     |
| <sup>t</sup> dis | OE             | AUIB     | 5.5 V |     | 22       | 44  | )<br>Y | 67    |            | 55  | 115    |
|                  | DIR            | A or B   | 4.5 V |     | 25       | 49  |        | 74    |            | 61  | 20     |
| t <sub>en</sub>  | DIK            | AUB      | 5.5 V |     | 22       | 44  |        | 67    |            | 55  | ns     |
| +                | DIR            | A or B   | 4.5 V |     | 25       | 49  |        | 74    |            | 61  | ns     |
| <sup>t</sup> dis | אוע            | AUID     | 5.5 V |     | 22       | 44  |        | 67    |            | 55  | 115    |
| 4.               |                | Any      | 4.5 V |     | 9        | 12  |        | 18    |            | 15  |        |
| t <sub>t</sub>   |                | Any      | 5.5 V |     | 7        | 11  |        | 16    |            | 14  | ns     |

These parameters are measured with the internal output state of the storage register opposite that of the bus input.

# switching characteristics over recommended operating free-air temperature range, $C_L$ = 150 pF (unless otherwise noted) (see Figure 2)

| DADAMETED       | FROM                    | то       | \ ,   | TA  | = 25°C | ;   | SN54HCT646 | SN74HCT646 | UNIT |  |
|-----------------|-------------------------|----------|-------|-----|--------|-----|------------|------------|------|--|
| PARAMETER       | (INPUT)                 | (OUTPUT) | vcc   | MIN | TYP    | MAX | MIN MAX    | MIN MAX    | UNII |  |
| <sup>t</sup> pd | CLKBA or CLKAB          | A or B   | 4.5 V |     | 24     | 53  | 80         | 66         |      |  |
|                 | CLNDA OI CLNAD          | AUID     | 5.5 V |     | 22     | 47  | 52         | 60         |      |  |
|                 | A or B                  | P.or A   | 4.5 V |     | 22     | 44  | 67         | 55         | 20   |  |
|                 | AUB                     | B or A   | 5.5 V |     | 20     | 39  | 60         | 50         | ns   |  |
|                 | 0D4 04D†                | A or B   | 4.5 V |     | 26     | 55  | 83         | 69         | .    |  |
|                 | SBA or SAB <sup>†</sup> |          | 5.5 V |     | 24     | 49  | 74         | 62         |      |  |
|                 | ŌĒ                      | A or B   | 4.5 V |     | 33     | 66  | 100        | 87         |      |  |
| +               | OE                      | AUID     | 5.5 V |     | 22     | 59  | 90         | 74         | 20   |  |
| t <sub>en</sub> | DIR                     | A - : D  | 4.5 V |     | 33     | 66  | 100        | 87         | ns   |  |
|                 | DIK                     | A or B   | 5.5 V |     | 22     | 59  | 90         | 74         |      |  |
| 4.              |                         | Any      | 4.5 V |     | 17     | 42  | 63         | 53         | no   |  |
| t <sub>t</sub>  |                         | Any      | 5.5 V |     | 14     | 38  | 57         | 48         | ns   |  |

<sup>†</sup> These parameters are measured with the internal output state of the storage register opposite that of the bus input.

### operating characteristics, T<sub>A</sub> = 25°C

|                 | PARAMETER                     | TEST CONDITIONS | TYP | UNIT |
|-----------------|-------------------------------|-----------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load         | 50  | pF   |





#### PARAMETER MEASUREMENT INFORMATION



| PARA                              | METER            | RL           | CL                    | S1     | S2     |  |
|-----------------------------------|------------------|--------------|-----------------------|--------|--------|--|
|                                   | tPZH             | 1 <b>k</b> Ω | 50 pF<br>or           | Open   | Closed |  |
| ten                               | tPZL             | 1 K22        | 150 pF                | Closed | Open   |  |
|                                   | <sup>t</sup> PHZ | <b>1 k</b> Ω | 50 pF                 | Open   | Closed |  |
| <sup>t</sup> dis                  | tPLZ             | 1 K22        | 30 pr                 | Closed | Open   |  |
| t <sub>pd</sub> or t <sub>t</sub> |                  | -            | 50 pF<br>or<br>150 pF | Open   | Open   |  |





**VOLTAGE WAVEFORMS** SETUP AND HOLD AND INPUT RISE AND FALL TIMES





**VOLTAGE WAVEFORMS** PROPAGATION DELAY AND OUTPUT RISE AND FALL TIMES

**VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS** 

NOTES: A.  $C_L$  includes probe and test-fixture capacitance.

- Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r = 6$  ns,  $t_f = 6$  ns.
- D. For clock inputs, f<sub>max</sub> is measured when the input duty cycle is 50%.
- E. The outputs are measured one at a time with one input transition per measurement.
- F. tpl 7 and tpH7 are the same as tdis.
- G. tpzL and tpzH are the same as ten.
- H. tplH and tpHL are the same as tod.

Figure 2. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated