- Dual 4-Bit Binary Counters With Individual Clocks
- Direct Clear for Each 4-Bit Counter
- Can Significantly Improve System
   Densities by Reducing Counter Package
   Count by 50 Percent
- Package Options Include Plastic Small-Outline (D), Shrink Small-Outline (DB), and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

#### description

The 'HC393 contain eight flip-flops and additional gating to implement two individual 4-bit counters in a single package. The 'HC393 comprise two independent 4-bit binary counters, each having a clear (CLR) and a clock (CLK) input. N-bit binary counters can be implemented with each package, providing the capability of divide by 256. The 'HC393 have parallel outputs from each counter stage so that any submultiple of the input count frequency is available for system timing signals.

The SN54HC393 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74HC393 is characterized for operation from –40°C to 85°C.

#### SN54HC393 . . . J OR W PACKAGE SN74HC393 . . . D, DB, OR N PACKAGE (TOP VIEW)



## SN54HC393 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# FUNCTION TABLE COUNT SEQUENCE (each counter)

| COUNT |       | OUTI | PUTS    |         |
|-------|-------|------|---------|---------|
| COUNT | $Q_D$ | QС   | $Q_{B}$ | $Q_{A}$ |
| 0     | L     | L    | L       | L       |
| 1     | L     | L    | L       | Н       |
| 2     | L     | L    | Н       | L       |
| 3     | L     | L    | Н       | Н       |
| 4     | L     | Н    | L       | L       |
| 5     | L     | Н    | L       | Н       |
| 6     | L     | Н    | Н       | L       |
| 7     | L     | Н    | Н       | Н       |
| 8     | Н     | L    | L       | L       |
| 9     | Н     | L    | L       | Н       |
| 10    | Н     | L    | Н       | L       |
| 11    | Н     | L    | Н       | Н       |
| 12    | Н     | Н    | L       | L       |
| 13    | Н     | Н    | L       | Н       |
| 14    | Н     | Н    | Н       | L       |
| 15    | Н     | Н    | Н       | Н       |

## logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, DB, J, N, and W packages.



### logic diagram, each counter (positive logic)



### absolute maximum ratings over operating free-air temperature range†

| Supply voltage range, $V_{CC}$                               |                |                |
|--------------------------------------------------------------|----------------|----------------|
| Output clamp current, IOK (VO < 0 or VO > VCC                | ) (see Note 1) | ±20 mA         |
| Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$ |                | ±25 mA         |
| Continuous current through V <sub>CC</sub> or GND            |                | ±50 mA         |
| Package thermal impedance, $\theta_{JA}$ (see Note 2):       | D package      | 127°C/W        |
|                                                              | DB package     | 158°C/W        |
|                                                              | N package      | 78°C/W         |
| Storage temperature range, T <sub>stg</sub>                  |                | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.



SCLS143B - DECEMBER 1982 - REVISED MAY 1997

#### recommended operating conditions

|                  |                                       |                         | SI   | N54HC39 | 93   | SN74HC393 |     | UNIT |      |
|------------------|---------------------------------------|-------------------------|------|---------|------|-----------|-----|------|------|
|                  |                                       |                         | MIN  | NOM     | MAX  | MIN       | NOM | MAX  | UNII |
| VCC              | Supply voltage                        |                         | 2    | 5       | 6    | 2         | 5   | 6    | V    |
|                  |                                       | V <sub>CC</sub> = 2 V   | 1.5  |         |      | 1.5       |     |      |      |
| $V_{IH}$         | High-level input voltage              | V <sub>CC</sub> = 4.5 V | 3.15 |         |      | 3.15      |     |      | V    |
|                  |                                       | V <sub>CC</sub> = 6 V   | 4.2  |         |      | 4.2       |     |      |      |
|                  |                                       | V <sub>CC</sub> = 2 V   | 0    |         | 0.5  | 0         |     | 0.5  |      |
| $V_{IL}$         | Low-level input voltage               | V <sub>CC</sub> = 4.5 V | 0    |         | 1.35 | 0         |     | 1.35 | V    |
|                  |                                       | V <sub>CC</sub> = 6 V   | 0    |         | 1.8  | 0         |     | 1.8  |      |
| ٧ <sub>I</sub>   | Input voltage                         |                         | 0    |         | VCC  | 0         |     | VCC  | V    |
| ٧o               | Output voltage                        |                         | 0    |         | VCC  | 0         |     | VCC  | V    |
|                  |                                       | V <sub>CC</sub> = 2 V   | 0    |         | 1000 | 0         |     | 1000 |      |
| t <sub>t</sub> † | Input transition (rise and fall) time | V <sub>CC</sub> = 4.5 V | 0    |         | 500  | 0         |     | 500  | ns   |
|                  |                                       | V <sub>CC</sub> = 6 V   | 0    |         | 400  | 0         |     | 400  |      |
| TA               | Operating free-air temperature        |                         | -55  |         | 125  | -40       |     | 85   | °C   |

<sup>†</sup> If this device is used in the threshold region (from V<sub>IL</sub>max = 0.5 V to V<sub>IH</sub>min = 1.5 V), there is a potential to go into the wrong state from induced grounding, causing double clocking. Operating with the inputs at t<sub>t</sub> = 1000 ns and V<sub>CC</sub> = 2 V does not damage the device; however, functionally, the CLK inputs are not ensured while in the shift, count, or toggle operating modes.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED | ETER TEST CONDITIONS |                            | Vaa        | Т    | A = 25°C | ;    | SN54H | C393  | SN74H | C393  | UNIT |
|-----------|----------------------|----------------------------|------------|------|----------|------|-------|-------|-------|-------|------|
| PARAMETER | 1251 CC              | PNDITIONS                  | vcc        | MIN  | TYP      | MAX  | MIN   | MAX   | MIN   | MAX   | UNIT |
|           |                      |                            | 2 V        | 1.9  | 1.998    |      | 1.9   |       | 1.9   |       |      |
|           |                      | I <sub>OH</sub> = -20 μA   | 4.5 V      | 4.4  | 4.499    |      | 4.4   |       | 4.4   |       |      |
| Voн       | VI = VIH or VIL      |                            | 6 V        | 5.9  | 5.999    |      | 5.9   |       | 5.9   |       | V    |
|           |                      | $I_{OH} = -4 \text{ mA}$   | 4.5 V      | 3.98 | 4.3      |      | 3.7   |       | 3.84  |       |      |
|           |                      | $I_{OH} = -5.2 \text{ mA}$ | 6 V        | 5.48 | 5.8      |      | 5.2   |       | 5.34  |       |      |
|           |                      | I <sub>OL</sub> = 20 μA    | 2 V        |      | 0.002    | 0.1  |       | 0.1   |       | 0.1   |      |
|           |                      |                            | 4.5 V      |      | 0.001    | 0.1  |       | 0.1   |       | 0.1   |      |
| VOL       | VI = VIH or VIL      |                            | 6 V        |      | 0.001    | 0.1  |       | 0.1   |       | 0.1   | V    |
|           |                      | I <sub>OL</sub> = 4 mA     | 4.5 V      |      | 0.17     | 0.26 |       | 0.4   |       | 0.33  |      |
|           |                      | $I_{OL} = 5.2 \text{ mA}$  | 6 V        |      | 0.15     | 0.26 |       | 0.4   |       | 0.33  |      |
| lį        | $V_I = V_{CC}$ or 0  |                            | 6 V        |      | ±0.1     | ±100 |       | ±1000 |       | ±1000 | nA   |
| Icc       | $V_I = V_{CC}$ or 0, | IO = 0                     | 6 V        |      |          | 8    |       | 160   |       | 80    | μΑ   |
| Ci        |                      |                            | 2 V to 6 V |      | 3        | 10   |       | 10    |       | 10    | pF   |

# timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|                                    |                          |                 | V        | T <sub>A</sub> = | 25°C | SN54F | IC393 | SN74F | IC393 | UNIT    |  |  |
|------------------------------------|--------------------------|-----------------|----------|------------------|------|-------|-------|-------|-------|---------|--|--|
|                                    |                          |                 | vcc      | MIN              | MAX  | MIN   | MAX   | MIN   | MAX   | ] """ [ |  |  |
|                                    |                          |                 |          | 0                | 6    | 0     | 4.2   | 0     | 5     |         |  |  |
| f <sub>clock</sub> Clock frequency |                          | 4.5 V           | 0        | 31               | 0    | 21    | 0     | 25    | MHz   |         |  |  |
|                                    |                          |                 | 6 V      | 0                | 36   | 0     | 25    | 0     | 28    |         |  |  |
|                                    |                          |                 | 2 V      | 80               |      | 120   |       | 100   |       | ns      |  |  |
|                                    |                          | CLK high or low | 4.5 V    | 16               |      | 24    |       | 20    |       |         |  |  |
| ١.                                 | Pulse duration           |                 | 6 V      | 14               |      | 20    |       | 18    |       |         |  |  |
| t <sub>w</sub>                     | Fulse duration           | CLR high        | 2 V      | 80               |      | 120   |       | 100   |       |         |  |  |
|                                    |                          |                 | CLR high | 4.5 V            | 16   |       | 24    |       | 20    |         |  |  |
|                                    |                          |                 | 6 V      | 14               |      | 20    |       | 18    |       |         |  |  |
|                                    |                          | •               |          | •                | 2 V  | 25    |       | 25    |       | 25      |  |  |
| t <sub>su</sub>                    | Setup time, CLR inactive |                 | 4.5 V    | 5                |      | 5     |       | 5     |       | ns      |  |  |
|                                    |                          |                 |          | 5                |      | 5     |       | 5     |       |         |  |  |

# switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1)

| DADAMETED        | FROM                     | то             | ,,    | T,  | ղ = 25°C | ;   | SN54F | IC393 | SN74F | IC393 |      |
|------------------|--------------------------|----------------|-------|-----|----------|-----|-------|-------|-------|-------|------|
| PARAMETER        | (INPUT)                  | (OUTPUT)       | VCC   | MIN | TYP      | MAX | MIN   | MAX   | MIN   | MAX   | UNIT |
|                  |                          |                | 2 V   | 6   | 10       |     | 4.2   |       | 5     |       |      |
| fmax             | CLK                      | $Q_A$          | 4.5 V | 31  | 50       |     | 21    |       | 25    |       | MHz  |
|                  |                          |                | 6 V   | 36  | 60       |     | 25    |       | 28    |       |      |
|                  |                          |                | 2 V   |     | 50       | 120 |       | 180   |       | 150   |      |
|                  |                          | $Q_A$          | 4.5 V |     | 15       | 24  |       | 36    |       | 30    |      |
|                  |                          |                | 6 V   |     | 13       | 20  |       | 31    |       | 26    |      |
|                  |                          | Q <sub>B</sub> | 2 V   |     | 72       | 190 |       | 285   |       | 240   | ns   |
|                  | t <sub>pd</sub> CLK      |                | 4.5 V |     | 22       | 38  |       | 57    |       | 47    |      |
| <sup>t</sup> pd  |                          |                | 6 V   |     | 18       | 32  |       | 48    |       | 40    |      |
|                  |                          | QC             | 2 V   |     | 91       | 240 |       | 360   |       | 300   |      |
|                  |                          |                | 4.5 V |     | 28       | 48  |       | 72    |       | 60    |      |
|                  |                          |                | 6 V   |     | 22       | 41  |       | 61    |       | 51    |      |
|                  |                          |                | 2 V   |     | 100      | 290 |       | 430   |       | 360   |      |
|                  |                          | $Q_D$          | 4.5 V |     | 32       | 58  |       | 87    |       | 72    |      |
|                  |                          |                | 6 V   |     | 24       | 50  |       | 74    |       | 62    |      |
|                  |                          |                | 2 V   |     | 45       | 165 |       | 250   |       | 205   |      |
| <sup>t</sup> PHL | t <sub>PHL</sub> CLR Any | Any            | 4.5 V |     | 17       | 33  |       | 49    |       | 41    | ns   |
|                  |                          |                | 6 V   |     | 14       | 28  |       | 42    |       | 35    |      |
|                  |                          |                | 2 V   |     | 28       | 75  |       | 110   |       | 95    |      |
| t <sub>t</sub>   |                          | Any            | 4.5 V |     | 8        | 15  |       | 22    |       | 19    | ns   |
|                  |                          |                | 6 V   |     | 6        | 13  |       | 19    |       | 16    |      |

## operating characteristics, $T_A = 25^{\circ}C$

|                 | PARAMETER                                 | TEST CONDITIONS | TYP | UNIT |
|-----------------|-------------------------------------------|-----------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance per counter | No load         | 40  | pF   |



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance.

- B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f = 6$  ns,  $t_f = 6$  ns.
- C. For clock inputs, f<sub>max</sub> is measured when the input duty cycle is 50%.
- D. The outputs are measured one at a time with one input transition per measurement.
- E. tpLH and tpHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated