## SN54HCT08, SN74HCT08 QUADRUPLE 2-INPUT POSITIVE-AND GATES

SCLS063B - NOVEMBER 1988 - REVISED MAY 1997

Inputs Are TTL-Voltage Compatible

 Package Options Include Plastic Small-Outline (D), Shrink Small-Outline (DB), Thin Shrink Small-Outline (PW), and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

### description

These devices contain four independent 2-input AND gates. They perform the Boolean function

 $Y = A \bullet B$  or  $Y = \overline{\overline{A} + \overline{B}}$  in positive logic.

The SN54HCT08 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to 125°C. The SN74HCT08 is characterized for operation from  $-40^{\circ}$ C to 85°C.



logic symbol<sup>†</sup>



|                                      | -                |   |                |                                                   |
|--------------------------------------|------------------|---|----------------|---------------------------------------------------|
| 1A [<br>1B [<br>1Y [<br>2A [<br>2B [ | 2<br>3<br>4<br>5 | υ | 12<br>11<br>10 | ] V <sub>CC</sub><br>] 4B<br>] 4A<br>] 4Y<br>] 3B |
| 2Y [                                 | 6                |   |                | ] 3A                                              |
| 2Y [<br>GND [                        | 6<br>7           |   |                | ] 3A<br>] 3Y                                      |
| GNDL                                 | Ľ                |   | 8              | ⊔ 3Y                                              |

SN54HCT08 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, DB, J, N, PW, and W packages.

### logic diagram (positive logic)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1997, Texas Instruments Incorporated

## SN54HCT08, SN74HCT08 QUADRUPLE 2-INPUT POSITIVE-AND GATES

#### SCLS063B - NOVEMBER 1988 - REVISED MAY 1997

### absolute maximum ratings over operating free-air temperature range<sup>†</sup>

| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see<br>Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ )<br>Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ).<br>Continuous current through $V_{CC}$ or GND<br>Package thermal impedance, $\theta_{JA}$ (see Note 2): I | -0.5 V to 7 V<br>e Note 1) |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|
|                                                                                                                                                                                                                                                                                                               | PW package                 |  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.

### recommended operating conditions

|                 |                                       |                           | SN54HCT08 |     |              | SN74HCT08 |     |     | UNIT |
|-----------------|---------------------------------------|---------------------------|-----------|-----|--------------|-----------|-----|-----|------|
|                 |                                       |                           | MIN       | NOM | MAX          | MIN       | NOM | MAX | UNIT |
| V <sub>CC</sub> | Supply voltage                        |                           | 4.5       | 5   | <b>4</b> 5.5 | 4.5       | 5   | 5.5 | V    |
| VIH             | High-level input voltage              | $V_{CC}$ = 4.5 V to 5.5 V | 2         | ľ.  | , C          | 2         |     |     | V    |
| VIL             | Low-level input voltage               | $V_{CC}$ = 4.5 V to 5.5 V | 0         | R   | 0.8          | 0         |     | 0.8 | V    |
| VI              | Input voltage                         |                           | 0         | 1   | VCC          | 0         |     | VCC | V    |
| VO              | Output voltage                        |                           | 0         | 5   | VCC          | 0         |     | VCC | V    |
| tt              | Input transition (rise and fall) time |                           | <u>0</u>  | 5   | 500          | 0         |     | 500 | ns   |
| Т <sub>А</sub>  | Operating free-air temperature        |                           | -55       |     | 125          | -40       |     | 85  | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS                            |                          | Vaa               | T <sub>A</sub> = 25°C |       |      | SN54HCT08 |       | SN74HCT08 |       | UNIT |
|-----------|--------------------------------------------|--------------------------|-------------------|-----------------------|-------|------|-----------|-------|-----------|-------|------|
| PARAMETER | 1251 CO                                    | NDITION5                 | Vcc               | MIN                   | TYP   | MAX  | MIN       | MAX   | MIN       | MAX   | UNIT |
| Vou       | VI = VIH or VIL                            | I <sub>OH</sub> = -20 μA | 4.5 V             | 4.4                   | 4.499 |      | 4.4       |       | 4.4       |       | V    |
| Voh       |                                            | I <sub>OH</sub> = -4 mA  | 4.5 V             | 3.98                  | 4.3   |      | 3.7       | Ŋ     | 3.84      |       | v    |
| Ve        | IC                                         | I <sub>OL</sub> = 20 μA  | 4.5 V             |                       | 0.001 | 0.1  |           | 0.1   |           | 0.1   | V    |
| VOL       | $V_{I} = V_{IH} \text{ or } V_{IL}$        | I <sub>OL</sub> = 4 mA   | 4.5 V             |                       | 0.17  | 0.26 |           | 0.4   |           | 0.33  | v    |
| lı        | VI = VCC  or  0                            |                          | 5.5 V             |                       | ±0.1  | ±100 | 7         | ±1000 |           | ±1000 | nA   |
| ICC       | $V_I = V_{CC} \text{ or } 0,$              | IO = 0                   | 5.5 V             |                       |       | 2    | Dre       | 40    |           | 20    | μA   |
| ∆ICC‡     | One input at 0.5 V of Other inputs at 0 or |                          | 5.5 V             |                       | 1.4   | 2.4  | 10yd      | 3     |           | 2.9   | mA   |
| Ci        |                                            |                          | 4.5 V<br>to 5.5 V |                       | 3     | 10   |           | 10    |           | 10    | pF   |

<sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.



## SN54HCT08, SN74HCT08 QUADRUPLE 2-INPUT POSITIVE-AND GATES

SCLS063B - NOVEMBER 1988 - REVISED MAY 1997

# switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1)

| PARAMETER       | FROM TO |          | Vaa   | Τį  | ן = 25°C | ;   | SN54HCT08 | SN74HCT08 | UNIT |
|-----------------|---------|----------|-------|-----|----------|-----|-----------|-----------|------|
| PARAMETER       | (INPUT) | (OUTPUT) | Vcc   | MIN | TYP      | MAX | MIN MAX   | MIN MAX   |      |
| <b>.</b> .      | A or B  | V        | 4.5 V |     | 15       | 24  | 35        | 30        | -    |
| <sup>t</sup> pd | AUB     | I        | 5.5 V |     | 13       | 22  | 32        | 27        | ns   |
| <b>•</b>        |         | v        | 4.5 V |     | 9        | 15  | 22        | 19        |      |
| ւլ              |         | T        | 5.5 V |     | 8        | 14  | 20        | 17        | ns   |

### operating characteristics, T<sub>A</sub> = 25°C

| PARAMETER       |                                        | TEST CONDITIONS | TYP | UNIT |
|-----------------|----------------------------------------|-----------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance per gate | No load         | 20  | pF   |



- NOTES: A. CL includes probe and test-fixture capacitance.
  - B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub> = 6 ns, t<sub>f</sub> = 6 ns.
  - C. The outputs are measured one at a time with one input transition per measurement.
  - D.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

### Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated