OEA [

LE1B **1**2

2B3 ∏3

GND 4

2B2 **∏**5

2B1 **6** 

V<sub>CC</sub> ∐7

A2 🛮 9

A3 10

A4 | 12

A5 🛮 13

A6 🛮 14 A7 ∏ 15

A8 🛮 16

A9 🛮 17

GND ∏18

A10 19

A11  $\Pi$  20

A12 1 21

V<sub>CC</sub> **□** 22

1B2 **∏**24

GND ∏25

1B3 **∏** 26

28

LE2B **1**27

SEL

1B1 23

GND ∏11

Α1 118

DGG OR DL PACKAGE

(TOP VIEW)

SCES046A - JULY 1995 - REVISED NOVEMBER 1996

56 OE2B

55 ∏LEA2B

54**∏**2B4

53 ∏ GND

52 1 2B5

51 1 2B6

50 [] V<sub>CC</sub>

49**∏**2B7

48 **□** 2B8

47 2B9

46∏GND

45**∏**2B10

44 2B11

43**∏**2B12

42 ¶ 1B12

41 **∏** 1B11

40**∏**1B10

39 | GND

38 1 1B9

37**∏**1B8

36**∏**1B7

35 V<sub>CC</sub>

34**∏**1B6

33**∏**1B5

32 | GND

31**∏**1B4

30 LEA1B 29 OE1B

- **Member of the Texas Instruments** Widebus™ Family
- **EPIC** ™ (Enhanced-Performance Implanted **CMOS) Submicron Process**
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Latch-Up Performance Exceeds 250 mA Per JEDEC Standard JESD-17
- **Bus Hold on Data Inputs Eliminates** the Need for External Pullup/Pulldown Resistors
- Package Options Include Plastic Shrink Small-Outline (DL) and Thin Shrink **Small-Outline (DGG) Packages**

#### description

This 12-bit to 24-bit multiplexed D-type latch is designed for 2.3-V to 3.6-V<sub>CC</sub> operation.

The SN74ALVCH16260 is used in applications where two separate datapaths must be multiplexed onto, or demultiplexed from, a single datapath. Typical applications include multiplexing and/or demultiplexing address and data information microprocessor bus-interface applications. This device is also useful in memory-interleaving applications.

Three 12-bit I/O ports (A1-A12, 1B1-1B12, and 2B1-2B12) are available for address and/or data

transfer. The output-enable  $(\overline{OE1B}, \overline{OE2B}, \text{ and } \overline{OEA})$  inputs control the bus transceiver functions. The  $\overline{OE1B}$ and OE2B control signals also allow bank control in the A-to-B direction.

Address and/or data information can be stored using the internal storage latches. The latch-enable (LE1B, LE2B, LEA1B, and LEA2B) inputs are used to control data storage. When the latch-enable input is high, the latch is transparent. When the latch-enable input goes low, the data present at the inputs is latched and remains latched until the latch-enable input is returned high.

To ensure the high-impedance state during power up or power down,  $\overline{\sf OE}$  should be tied to  ${\sf V}_{\sf CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH16260 is available in TI's shrink small-outline (DL) and thin shrink small-outline (DGG) packages, which provide twice the I/O pin count and functionality of standard small-outline packages in the same printed circuit board area.

The SN74ALVCH16260 is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC and Widebus are trademarks of Texas Instruments Incorporated.

STRUMENTS

# **SN74ALVCH16260** 12-BIT TO 24-BIT MULTIPLEXED D-TYPE LATCH WITH 3-STATE OUTPUTS SCES046A – JULY 1995 – REVISED NOVEMBER 1996

#### **Function Tables**

## B TO A ( $\overline{OEB} = H$ )

|    | INPUTS |     |      |      |     |                |  |
|----|--------|-----|------|------|-----|----------------|--|
| 1B | 2B     | SEL | LE1B | LE2B | OEA | Α              |  |
| Н  | Χ      | Н   | Н    | Χ    | L   | Н              |  |
| L  | Χ      | Н   | Н    | X    | L   | L              |  |
| Х  | Χ      | Н   | L    | X    | L   | A <sub>0</sub> |  |
| Х  | Н      | L   | X    | Н    | L   | Н              |  |
| Х  | L      | L   | X    | Н    | L   | L              |  |
| Х  | Χ      | L   | Χ    | L    | L   | A <sub>0</sub> |  |
| Х  | Χ      | X   | X    | X    | Н   | Z              |  |

## A TO B ( $\overline{OEA} = H$ )

|   |       | INPUTS |      |      | OUTI            | PUTS            |
|---|-------|--------|------|------|-----------------|-----------------|
| Α | LEA1B | LEA2B  | OE1B | OE2B | 1B              | 2B              |
| Н | Н     | Н      | L    | L    | Н               | Н               |
| L | Н     | Н      | L    | L    | L               | L               |
| Н | Н     | L      | L    | L    | Н               | 2B <sub>0</sub> |
| L | Н     | L      | L    | L    | L               | 2B <sub>0</sub> |
| Н | L     | Н      | L    | L    | 1B <sub>0</sub> | Н               |
| L | L     | Н      | L    | L    | 1B <sub>0</sub> | L               |
| Х | L     | L      | L    | L    | 1B <sub>0</sub> | 2B <sub>0</sub> |
| Х | X     | Χ      | Н    | Н    | Z               | Z               |
| Х | Χ     | Χ      | L    | Н    | Active          | Z               |
| Х | Χ     | Χ      | Н    | L    | Z               | Active          |
| Х | Х     | Χ      | L    | L    | Active          | Active          |



## logic diagram (positive logic)





SCES046A - JULY 1995 - REVISED NOVEMBER 1996

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, V <sub>CC</sub>                                                           | 0.5 V to 4.6 V                             |
|-------------------------------------------------------------------------------------------------|--------------------------------------------|
| Input voltage range, V <sub>I</sub> : Except I/O ports (see Note 1)                             | 0.5 V to 4.6 V                             |
| I/O ports (see Notes 1 and 2)                                                                   | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Output voltage range, VO (see Notes 1 and 2)                                                    | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ )                                                     |                                            |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±50 mA                                     |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                                      | ±50 mA                                     |
| Continuous current through each V <sub>CC</sub> or GND                                          | ±100 mA                                    |
| Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 3): DC                | GG package 1 W                             |
| DI                                                                                              | _ package 1.4 W                            |
| Storage temperature range, T <sub>stg</sub>                                                     | 65°C to 150°C                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
  - 2. This value is limited to 4.6 V maximum.
  - 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the Package Thermal Considerations application note in the ABT Advanced BiCMOS Technology Data

#### recommended operating conditions (see Note 4)

|                |                                            |                                            | MIN | MAX | UNIT |
|----------------|--------------------------------------------|--------------------------------------------|-----|-----|------|
| Vcc            | Supply voltage                             |                                            | 2.3 | 3.6 | V    |
| V              | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                                            | 1.7 |     | V    |
| ۷IH            | High-level input voltage                   | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2   |     | V    |
| V              | Low level input voltage                    | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |     | 0.7 | V    |
| ۷IL            | Low-level input voltage                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ |     | 0.8 | V    |
| ٧ <sub>I</sub> | Input voltage                              | -                                          | 0   | VCC | V    |
| ٧o             | Output voltage                             |                                            | 0   | Vcc | V    |
|                |                                            | V <sub>CC</sub> = 2.3 V                    |     | -12 | -12  |
| loh            | High-level output current                  | V <sub>CC</sub> = 2.7 V                    |     | -12 | mA   |
| VIH VIL VI VO  |                                            | V <sub>CC</sub> = 3 V                      |     | -24 |      |
|                |                                            | V <sub>CC</sub> = 2.3 V                    |     | 12  |      |
| lOL            | Low-level output current VCC = 2.7 V       |                                            |     | 12  | mA   |
|                |                                            | V <sub>CC</sub> = 3 V                      |     | 24  |      |
| Δt/Δν          | Input transition rise or fall rate         | •                                          | 0   | 10  | ns/V |
| TA             | Operating free-air temperature             |                                            | -40 | 85  | °C   |

NOTE 4: Unused control inputs must be held high or low to prevent them from floating.



SCES046A - JULY 1995 - REVISED NOVEMBER 1996

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PA                   | RAMETER        | TEST C                                         | Vcc                                    | MIN               | TYP† | MAX | UNIT |       |  |
|----------------------|----------------|------------------------------------------------|----------------------------------------|-------------------|------|-----|------|-------|--|
|                      |                | $I_{OH} = -100  \mu A$                         | 2.3 V to 3.6 V                         | V <sub>CC</sub> - | 0.2  |     |      |       |  |
|                      |                | $I_{OH} = -6 \text{ mA},$                      | V <sub>IH</sub> = 1.7 V                | 2.3 V             | 2    |     |      |       |  |
|                      |                | I <sub>OH</sub> = -12 mA                       | V <sub>IH</sub> = 1.7 V                | 2.3 V             | 1.7  |     |      | .,    |  |
| VOH                  |                |                                                | V <sub>IH</sub> = 2 V                  | 2.7 V             | 2.2  |     |      | V     |  |
|                      |                |                                                | V <sub>IH</sub> = 2 V                  | 3 V               | 2.4  |     |      |       |  |
|                      |                | $I_{OH} = -24 \text{ mA},$                     | V <sub>IH</sub> = 2 V                  | 3 V               | 2    |     |      |       |  |
|                      |                | I <sub>OL</sub> = 100 μA                       |                                        | 2.3 V to 3.6 V    |      |     | 0.2  |       |  |
|                      |                | I <sub>OL</sub> = 6 mA,                        | V <sub>IL</sub> = 0.7 V                | 2.3 V             |      |     | 0.4  | ]<br> |  |
| VOL                  |                | In. 40 m A                                     | V <sub>IL</sub> = 0.7 V                | 2.3 V             |      |     | 0.7  |       |  |
|                      |                | I <sub>OL</sub> = 12 mA                        | V <sub>IL</sub> = 0.8 V                | 2.7 V             |      |     | 0.4  |       |  |
|                      |                | I <sub>OL</sub> = 24 mA,                       | $_{-}$ = 24 mA, $V_{IL}$ = 0.8 V 3 V   |                   |      |     | 0.55 |       |  |
| II                   |                | $V_I = V_{CC}$ or GND                          |                                        | 3.6 V             |      |     | ±5   | μΑ    |  |
|                      |                | V <sub>I</sub> = 0.7 V                         | 2.3 V                                  | 45                |      |     | μΑ   |       |  |
|                      |                | V <sub>I</sub> = 1.7 V                         |                                        | 2.3 V             | -45  |     |      |       |  |
| I <sub>I(hold)</sub> |                | V <sub>I</sub> = 0.8 V<br>V <sub>I</sub> = 2 V |                                        | 2.1/              | 75   |     |      |       |  |
|                      |                |                                                |                                        | 3 V               | -75  |     |      |       |  |
|                      |                | V <sub>I</sub> = 0 to 3.6 V <sup>‡</sup>       |                                        | 3.6 V             |      |     | ±500 |       |  |
| loz§                 |                | $V_O = V_{CC}$ or GND                          |                                        | 3.6 V             |      |     | ±10  | μΑ    |  |
| Icc                  |                | $V_I = V_{CC}$ or GND,                         | IO = 0                                 | 3.6 V             |      |     | 40   | μΑ    |  |
| ΔICC                 |                | One input at V <sub>CC</sub> – 0.6 V,          | Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V      |      |     | 750  | μΑ    |  |
| Ci                   | Control inputs | V <sub>I</sub> = V <sub>CC</sub> or GND        |                                        | 3.3 V             |      | 3.5 |      | pF    |  |
| C <sub>io</sub>      | A or B ports   | $V_O = V_{CC}$ or GND                          |                                        | 3.3 V             |      | 9   |      | pF    |  |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 |                                                     |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 2.7 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |    |
|-----------------|-----------------------------------------------------|-----|------------------------------------|-----|-------------------------|-----|------------------------------------|----|
|                 |                                                     | MIN | MAX                                | MIN | MAX                     | MIN | MAX                                |    |
| t <sub>W</sub>  | Pulse duration, LE1B, LE2B, LEA1B, or LEA2B high    | 3.3 |                                    | 3.3 |                         | 3.3 |                                    | ns |
| t <sub>su</sub> | Setup time, data before LE1B, LE2B, LEA1B, or LEA2B | 1.4 |                                    | 1.1 |                         | 1.1 |                                    | ns |
| th              | Hold time, data after LE1B, LE2B, LEA1B, or LEA2B   | 1.6 |                                    | 1.9 |                         | 1.5 |                                    | ns |

<sup>&</sup>lt;sup>‡</sup> This is the bus-hold maximum dynamic current required to switch the input from one state to another.

<sup>§</sup> For I/O ports, the parameter IOZ includes the input leakage current.

SCES046A - JULY 1995 - REVISED NOVEMBER 1996

# switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figures 1 and 2)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 2.7 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|------------------|-----------------|----------------|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|------|
|                  | (INFOT)         | (001701)       | MIN                                | MAX | MIN                     | MAX | MIN                                | MAX |      |
| <sup>t</sup> pd  | A or B          | B or A         | 1.2                                | 6   |                         | 5.1 | 1.2                                | 4.3 | ns   |
|                  | LE              | A or B         | 1                                  | 6.2 |                         | 5.2 | 1                                  | 4.4 |      |
|                  | SEL             | Α              | 1.2                                | 7.5 |                         | 6.6 | 1.1                                | 5.6 |      |
| t <sub>en</sub>  | ŌE              | A or B         | 1                                  | 7.2 |                         | 6.4 | 1                                  | 5.4 | ns   |
| <sup>t</sup> dis | ŌĒ              | A or B         | 1.7                                | 5.9 |                         | 5   | 1.3                                | 4.6 | ns   |

## operating characteristics, T<sub>A</sub> = 25°C

| PARAMETER       |                               |                  | TEST CONDITIONS                            | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | UNIT |
|-----------------|-------------------------------|------------------|--------------------------------------------|------------------------------------|------------------------------------|------|
|                 |                               |                  | TYP                                        | TYP                                |                                    |      |
| C               |                               | Outputs enabled  | C <sub>I</sub> = 50 pF, f = 10 MHz         | 87                                 | 120                                | pF   |
| C <sub>pd</sub> | Power dissipation capacitance | Outputs disabled | $C_L = 50 \text{ pr},  I = 10 \text{ MHz}$ | 80.5                               | 118                                | þΓ   |



#### PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.5 V $\pm$ 0.2 V



- NOTES: A. C<sub>I</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq 2.5 \text{ ns}$ ,  $t_f \leq 2.5 \text{ ns}$ .
  - D. The outputs are measured one at a time with one transition per measurement.
  - E. tpLz and tpHz are the same as tdis.
  - F. tpzl and tpzH are the same as ten.
  - G. tpLH and tpHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms

SCES046A - JULY 1995 - REVISED NOVEMBER 1996

# PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.7 V AND 3.3 V $\pm$ 0.3 V



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50~\Omega$ ,  $t_f \leq$  2.5 ns,  $t_f \leq$  2.5 ns.
  - D. The outputs are measured one at a time with one transition per measurement.
  - E. tpl 7 and tpH7 are the same as tdis.
  - F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
  - G. tpLH and tpHL are the same as tpd.

Figure 2. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated