SCES032A- JULY 1995 - REVISED JUNE 1996

| <ul> <li>Member of the Texas Instruments<br/>Widebus™ Family</li> </ul>                                                                                | DGG OR DL PACKAGE<br>(TOP VIEW)              |                |                                              |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------|----------------------------------------------|--|--|--|
| <ul> <li>EPIC ™ (Enhanced-Performance Implanted<br/>CMOS) Submicron Process</li> </ul>                                                                 | 1DIR [                                       |                | ] 1 <u>0</u><br>] 10E<br>] 1CLKBA            |  |  |  |
| <ul> <li>Bus Hold on Data Inputs Eliminates the<br/>Need for External Pullup/Pulldown<br/>Resistors</li> </ul>                                         | 1SAB [<br>GND [                              | 3 54<br>4 53   | ] 1SBA<br>] GND                              |  |  |  |
| <ul> <li>ESD Protection Exceeds 2000 V Per<br/>MIL-STD-883C, Method 3015; Exceeds<br/>200 V Using Machine Model</li> </ul>                             | 1A1 [<br>1A2 [<br>V <sub>CC</sub> [<br>1A3 [ | 6 51<br>7 50   | ] 1B1<br>] 1B2<br>] V <sub>CC</sub><br>] 1B3 |  |  |  |
| <ul> <li>(C = 200 pF, R = 0)</li> <li>Latch-Up Performance Exceeds 250 mA Per<br/>JEDEC Standard JESD-17</li> </ul>                                    | 1A4 [<br>1A5 [<br>GND [                      | 9 48<br>10 47  | ] 1B4<br>] 1B5<br>] GND                      |  |  |  |
| <ul> <li>Package Options Include Plastic 300-mil<br/>Shrink Small-Outline (DL) and Thin Shrink<br/>Small-Outline (DGG) Packages</li> </ul>             | 1A7 [<br>1A8 [                               | 13 44<br>14 43 | ] 1B6<br>] 1B7<br>] 1B8                      |  |  |  |
| description                                                                                                                                            | 2A2                                          | 16 41          | 2B1<br>2B2                                   |  |  |  |
| This 16-bit bus transceiver and register is designed for 2.3-V to 3.6-V V <sub>CC</sub> operation.                                                     | GND                                          | 18 39          | ] 2B3<br>] GND<br>] 2B4                      |  |  |  |
| The SN74ALVCH16646 can be used as two 8-bit transceivers or one 16-bit transceiver. Data on the                                                        |                                              | 20 37          | ] 2B5<br>] 2B6                               |  |  |  |
| A or B bus is clocked into the registers on the<br>low-to-high transition of the appropriate clock<br>(CLKAB or CLKBA) input. Figure 1 illustrates the | 2A7                                          | 23 34          | ] V <sub>CC</sub><br>] 2B7                   |  |  |  |
| four fundamental bus-management functions that<br>can be performed with the SN74ALVCH16646.                                                            | 2A8 [<br>GND [<br>2SAB [                     | 25 32          | ] 2B8<br>] GND<br>] 2SBA                     |  |  |  |

Output-enable  $(\overline{OE})$  and direction-control (DIR) inputs are provided to control the transceiver functions. In the transceiver mode, data present at

the high-impedance port may be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE is low. In the isolation mode (OE high), A data may be stored in one register and/or B data may be stored in the other register.

2CLKAB 27

2DIR 🛙

When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH16646 is available in TI's shrink small-outline (DL) and thin shrink small-outline (DGG) packages, which provide twice the I/O pin count and functionality of standard small-outline packages in the same printed-circuit-board area.

The SN74ALVCH16646 is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC and Widebus are trademarks of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1996, Texas Instruments Incorporated

30 2CLKBA

20E

29**h** 

## SN74ALVCH16646 **16-BIT BUS TRANSCEIVER AND REGISTER** WITH 3-STATE OUTPUTS SCES032A- JULY 1995 - REVISED JUNE 1996

|        | FUNCTION TABLE |            |                                           |   |      |                          |                          |                                     |  |  |  |
|--------|----------------|------------|-------------------------------------------|---|------|--------------------------|--------------------------|-------------------------------------|--|--|--|
| INPUTS |                |            |                                           |   | DATA | A I/Os                   |                          |                                     |  |  |  |
| OE     | DIR            | CLKAB      | CAB CLKBA SAB SBA A1 – A8 B1 – B8 OPERATI |   |      |                          |                          | OPERATION OR FUNCTION               |  |  |  |
| Х      | Х              | $\uparrow$ | Х                                         | Х | Х    | Input                    | Unspecified <sup>†</sup> | Store A, B unspecified <sup>†</sup> |  |  |  |
| Х      | х              | Х          | Ŷ                                         | Х | Х    | Unspecified <sup>†</sup> | Input                    | Store B, A unspecified <sup>†</sup> |  |  |  |
| Н      | Х              | $\uparrow$ | $\uparrow$                                | Х | Х    | Input                    | Input                    | Store A and B data                  |  |  |  |
| Н      | Х              | H or L     | H or L                                    | Х | Х    | Input disabled           | Input disabled           | Isolation, hold storage             |  |  |  |
| L      | L              | Х          | Х                                         | Х | L    | Output                   | Input                    | Real-time B data to A bus           |  |  |  |
| L      | L              | Х          | H or L                                    | Х | Н    | Output                   | Input                    | Stored B data to A bus              |  |  |  |
| L      | Н              | Х          | Х                                         | L | Х    | Input                    | Output                   | Real-time A data to B bus           |  |  |  |
| L      | н              | H or L     | Х                                         | н | Х    | Input                    | Output                   | Stored A data to B bus              |  |  |  |

<sup>†</sup> The data output functions may be enabled or disabled by various signals at the OE and DIR inputs. Data input functions are always enabled; i.e., data at the bus pins is stored on every low-to-high transition of the clock inputs.



## SN74ALVCH16646 **16-BIT BUS TRANSCEIVER AND REGISTER** WITH 3-STATE OUTPUTS SCES032A- JULY 1995 - REVISED JUNE 1996



Figure 1. Bus-Management Functions



SCES032A-JULY 1995 - REVISED JUNE 1996

### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



## SN74ALVCH16646 **16-BIT BUS TRANSCEIVER AND REGISTER** WITH 3-STATE OUTPUTS SCES032A-JULY 1995 - REVISED JUNE 1996

### logic diagram (positive logic)





SCES032A-JULY 1995 - REVISED JUNE 1996

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Continuous output current, $I_O$ ( $V_O$ = 0 to $V_{CC}$ )                                                                                                                                              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Continuous current through each V <sub>CC</sub> or GND±100 mA                                                                                                                                           |
| Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 3): DGG package       1 W         DL package       1.4 W         Storage temperature range, T <sub>sta</sub> -65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. This value is limited to 4.6 V maximum.

3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the Package Thermal Considerations application note in the ABT Advanced BiCMOS Technology Data Book.

### recommended operating conditions (see Note 4)

|                     |                                    |                                    | MIN | MAX | UNIT |  |
|---------------------|------------------------------------|------------------------------------|-----|-----|------|--|
| VCC                 | Supply voltage                     |                                    | 2.3 | 3.6 | V    |  |
|                     | High-level input voltage           | $V_{CC}$ = 2.3 V to 2.7 V          | 1.7 |     | V    |  |
| VIH                 |                                    | $V_{CC} = 2.7 V \text{ to } 3.6 V$ | 2   |     | v    |  |
| VIL                 | Low-level input voltage            | $V_{CC}$ = 2.3 V to 2.7 V          |     | 0.7 | V    |  |
| ۲IL                 | Low-level input voltage            | $V_{CC} = 2.7 V \text{ to } 3.6 V$ |     | 0.8 | v    |  |
| $\vee_{I}$          | Input voltage                      |                                    | 0   | VCC | V    |  |
| VO                  | Output voltage                     |                                    | 0   | VCC | V    |  |
|                     |                                    | $V_{CC} = 2.3 V$                   |     | -12 | 2    |  |
| IОН                 | High-level output current          | $V_{CC} = 2.7 V$                   |     | -12 | mA   |  |
|                     |                                    | $V_{CC} = 3 V$                     |     | -24 |      |  |
|                     |                                    | $V_{CC} = 2.3 V$                   |     | 12  |      |  |
| IOL                 | Low-level output current           | V <sub>CC</sub> = 2.7 V            |     | 12  | mA   |  |
|                     |                                    |                                    | 24  |     |      |  |
| $\Delta t/\Delta v$ | Input transition rise or fall rate |                                    | 0   | 10  | ns/V |  |
| ТА                  | Operating free-air temperature     |                                    | -40 | 85  | °C   |  |

NOTE 4: Unused control inputs must be held high or low to prevent them from floating.



SCES032A-JULY 1995 - REVISED JUNE 1996

| PAR                  | AMETER                  | TEST CO                                 | ONDITIONS                       | V <sub>CC</sub> † | MIN T                | YP <sup>‡</sup> MAX | UNIT |  |
|----------------------|-------------------------|-----------------------------------------|---------------------------------|-------------------|----------------------|---------------------|------|--|
|                      |                         | I <sub>OH</sub> = –100 μA               |                                 | MIN to MAX        | V <sub>CC</sub> -0.2 |                     |      |  |
|                      |                         | I <sub>OH</sub> = -6 mA,                | V <sub>IH</sub> = 1.7 V         | 2.3 V             | 2                    |                     |      |  |
| Vari                 |                         |                                         | V <sub>IH</sub> = 1.7 V         | 2.3 V             | 1.7                  |                     | v    |  |
| VOH                  |                         | I <sub>OH</sub> = -12 mA                | V <sub>IH</sub> = 2 V           | 2.7 V             | 2.2                  |                     | v    |  |
|                      |                         |                                         | V <sub>IH</sub> = 2 V           | 3 V               | 2.4                  |                     |      |  |
|                      |                         | I <sub>OH</sub> = -24 mA,               | V <sub>IH</sub> = 2 V           | 3 V               | 2                    |                     |      |  |
|                      |                         | I <sub>OL</sub> = 100 μA                |                                 | MIN to MAX        |                      | 0.2                 |      |  |
|                      |                         | I <sub>OL</sub> = 6 mA,                 | V <sub>IL</sub> = 0.7 V         | 2.3 V             |                      | 0.4                 | V    |  |
| V <sub>OL</sub>      |                         | le: 10 mA                               | V <sub>IL</sub> = 0.7 V         | 2.3 V             |                      | 0.7                 |      |  |
|                      | I <sub>OL</sub> = 12 mA | V <sub>IL</sub> = 0.8 V                 | 2.7 V                           |                   | 0.4                  |                     |      |  |
|                      |                         | I <sub>OL</sub> = 24 mA,                | V <sub>IL</sub> = 0.8 V         | 3 V               |                      | 0.55                |      |  |
| lj                   |                         | $V_I = V_{CC}$ or GND                   |                                 | 3.6 V             |                      | ±5                  | μΑ   |  |
|                      |                         | $V_{I} = 0.7 V$                         |                                 | 2.3 V             | 45                   |                     |      |  |
|                      |                         | V <sub>I</sub> = 1.7 V                  |                                 | 2.3 V             | -45                  |                     |      |  |
| I <sub>I(hold)</sub> |                         | V <sub>I</sub> = 0.8 V                  |                                 | 3 V               | 75                   |                     | μA   |  |
|                      |                         | V <sub>I</sub> = 2 V                    |                                 | 3 V               | -75                  |                     |      |  |
|                      |                         | V <sub>I</sub> = 0 to 3.6 V§            |                                 | 3.6 V             |                      | ±500                |      |  |
| loz¶                 |                         | $V_{O} = V_{CC}$ or GND                 |                                 | 3.6 V             |                      | ±10                 | μΑ   |  |
| ICC                  |                         | $V_I = V_{CC}$ or GND,                  | IO = 0                          | 3.6 V             |                      | 40                  | μA   |  |
| ∆ICC                 |                         | One input at V <sub>CC</sub> – 0.6 V,   | Other inputs at $V_{CC}$ or GND | 3 V to 3.6 V      |                      | 750                 | μA   |  |
| Ci                   | Control inputs          | V <sub>I</sub> = V <sub>CC</sub> or GND |                                 | 3.3 V             |                      | 3.5                 | pF   |  |
| C <sub>io</sub>      | A or B ports            | V <sub>O</sub> = V <sub>CC</sub> or GND |                                 | 3.3 V             |                      | 8.5                 | pF   |  |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate values under recommended operating conditions.

<sup>‡</sup> Typical values are measured at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C.

§ This is the bus-hold maximum dynamic current required to switch the input from one state to another.

 $\P$  For I/O ports, the parameter  $I_{OZ}$  includes the input leakage current.

## timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|                 |                                                                       |                                  |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | 2.7 V | V <sub>CC</sub> =<br>± 0.3 | 3.3 V<br>3 V | UNIT |
|-----------------|-----------------------------------------------------------------------|----------------------------------|-----|------------------------------------|-----|-------|----------------------------|--------------|------|
|                 |                                                                       |                                  | MIN | MAX                                | MIN | MAX   | MIN                        | MAX          |      |
| fclock          | Clock frequency                                                       |                                  | 0   | 150                                | 0   | 150   | 0                          | 150          | MHz  |
| tw              | Pulse duration CLKAB or CLKBA high or low                             |                                  | 3.3 |                                    | 3.3 |       | 3.3                        |              | ns   |
| t <sub>su</sub> | Setup time A before CLKAB <sup>↑</sup> or B before CLKBA <sup>↑</sup> |                                  | 1.6 |                                    | 1.7 |       | 1.4                        |              | ns   |
| th              | Hold time                                                             | A after CLKAB↑ or B after CLKBA↑ | 0.6 |                                    | 0.4 |       | 0.7                        |              | ns   |



## SN74ALVCH16646 **16-BIT BUS TRANSCEIVER AND REGISTER** WITH 3-STATE OUTPUTS SCES032A- JULY 1995 - REVISED JUNE 1996

# switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figures 2 and 3)

| PARAMETER        |                | TO<br>(OUTPUT) | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 2.7 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|------------------|----------------|----------------|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|------|
|                  |                | (001-01)       | MIN                                | MAX | MIN                     | MAX | MIN                                | MAX |      |
| fmax             |                |                | 150                                |     | 150                     |     | 150                                |     | MHz  |
|                  | A or B         | B or A         | 1                                  | 5.4 |                         | 4.5 | 1                                  | 3.9 |      |
| <sup>t</sup> pd  | CLKAB or CLKBA | A or B         | 1                                  | 6.2 |                         | 5.2 | 1                                  | 4.5 | ns   |
|                  | SAB or SBA     | A or B         | 1                                  | 7.4 |                         | 6.4 | 1                                  | 5.3 |      |
| t <sub>en</sub>  | OE             | A or B         | 1                                  | 7   |                         | 6.2 | 1                                  | 5.1 | ns   |
| <sup>t</sup> dis | OE             | A or B         | 1.8                                | 5.9 |                         | 5   | 1.4                                | 4.7 | ns   |
| t <sub>en</sub>  | DIR            | A or B         | 1                                  | 8.3 |                         | 6.2 | 1                                  | 5.1 | ns   |
| <sup>t</sup> dis | DIR            | A or B         | 1.7                                | 6.7 |                         | 6   | 1.1                                | 5.3 | ns   |

## operating characteristics, $T_A = 25^{\circ}C$

|                                     | PARAMETER                     |                  | TEST CONDITIONS                            | $\begin{array}{c c} V_{CC} = 2.5 \text{ V} & V_{CC} = 3.3 \\ \pm 0.2 \text{ V} & \pm 0.3 \text{ V} \end{array}$ |     | UNIT |  |
|-------------------------------------|-------------------------------|------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|------|--|
|                                     |                               |                  |                                            |                                                                                                                 | ТҮР |      |  |
|                                     |                               | Outputs enabled  | $C_{1} = 50 \text{ pc} f = 10 \text{ MHz}$ | 39                                                                                                              | 43  | pF   |  |
| C <sub>pd</sub> Power dissipation c | Power dissipation capacitance | Outputs disabled | C <sub>L</sub> = 50 pF, f = 10 MHz         | 10                                                                                                              | 12  | рг   |  |



SCES032A-JULY 1995 - REVISED JUNE 1996



- NOTES: A. CI includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
  - D. The outputs are measured one at a time with one transition per measurement.
  - E. tpLz and tpHz are the same as tdis.
  - F. tp71 and tp7H are the same as ten.
  - G. tPLH and tPHL are the same as tpd.

#### Figure 2. Load Circuit and Voltage Waveforms



SCES032A-JULY 1995 - REVISED JUNE 1996



- NOTES: A. CL includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
  - D. The outputs are measured one at a time with one transition per measurement.
  - E.  $t_{PI7}$  and  $t_{PH7}$  are the same as  $t_{dis}$ .
  - F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
  - G. tPLH and tPHL are the same as tpd.

### Figure 3. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated