SCES030A - JULY 1995 - REVISED NOVEMBER 1996

- **Member of the Texas Instruments** Widebus™ Family
- **EPIC** ™ (Enhanced-Performance Implanted **CMOS) Submicron Process**
- **UBT**<sup>™</sup> (Universal Bus Transceiver) **Combines D-Type Latches and D-Type** Flip-Flops for Operation in Transparent, Latched, Clocked, or Clock-Enabled Mode
- **ESD Protection Exceeds 2000 V Per** MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF,
- Latch-Up Performance Exceeds 250 mA Per JEDEC Standard JESD-17
- Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown
- Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages

#### description

This 18-bit universal bus transceiver is designed for 2.3-V to 3.6-V V<sub>CC</sub> operation.

The SN74ALVCH16600 combines D-type latches and D-type flip-flops to allow data flow in transparent, latched, and clocked modes.

Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA), and clock (CLKAB and DGG OR DL PACKAGE (TOP VIEW)



CLKBA) inputs. The clock can be controlled by the clock-enable (CLKENAB and CLKENBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is low, the A-bus data is stored in the latch/flip-flop on the high-to-low transition of CLKAB. Output enable OEAB is active low. When OEAB is low, the outputs are active. When OEAB is high, the outputs are in the high-impedance state.

Data flow for B to A is similar to that of A to B but uses OEBA, LEBA, CLKBA, and CLKENBA.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH16600 is available in TI's shrink small-outline (DL) and thin shrink small-outline (DGG) packages, which provide twice the I/O pin count and functionality of standard small-outline packages in the same printed circuit board area.

The SN74ALVCH16600 is characterized for operation from –40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC, UBT, and Widebus are trademarks of Texas Instruments Incorporated.



#### **FUNCTION TABLE**†

|         | INPUTS |      |              |   |                                      |  |  |  |
|---------|--------|------|--------------|---|--------------------------------------|--|--|--|
| CLKENAB | OEAB   | LEAB | CLKAB        | Α | В                                    |  |  |  |
| Х       | Н      | Х    | Х            | Χ | Z                                    |  |  |  |
| Х       | L      | Н    | Χ            | L | L                                    |  |  |  |
| Х       | L      | Н    | Χ            | Н | Н                                    |  |  |  |
| Н       | L      | L    | Χ            | Χ | в <sub>0</sub> ‡<br>в <sub>0</sub> ‡ |  |  |  |
| Н       | L      | L    | Χ            | Χ | в <sub>0</sub> ‡                     |  |  |  |
| L       | L      | L    | $\downarrow$ | L | L                                    |  |  |  |
| L       | L      | L    | $\downarrow$ | Н | Н                                    |  |  |  |
| L       | L      | L    | Н            | Χ | в <sub>0</sub> ‡                     |  |  |  |
| L       | L      | L    | L            | Χ | в <sub>0</sub> ‡<br>в <sub>0</sub> § |  |  |  |

<sup>†</sup>A-to-B data flow is shown: B-to-A flow is similar but uses OEBA, LEBA, CLKBA, and CLKENBA.

### logic diagram (positive logic)



<sup>&</sup>lt;sup>‡</sup> Output level before the indicated steady-state input conditions were established

<sup>§</sup> Output level before the indicated steady-state input conditions were established, provided that CLKAB was low before LEAB went low

SCES030A - JULY 1995 - REVISED NOVEMBER 1996

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                       |                                  |
|-----------------------------------------------------------------------------|----------------------------------|
| Input voltage range, VI: Except I/O ports (see Note 1)                      |                                  |
| I/O ports (see Notes 1 and 2)                                               | 0.5 V to V <sub>CC</sub> + 0.5 V |
| Output voltage range, VO (see Notes 1 and 2)                                | 0.5 V to V <sub>CC</sub> + 0.5 V |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                   |                                  |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ )              | ±50 mA                           |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                  | ±50 mA                           |
| Continuous current through each V <sub>CC</sub> or GND                      | ±100 mA                          |
| Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note | 3): DGG package 1 W              |
|                                                                             | DL package1.4 W                  |
| Storage temperature range, T <sub>stg</sub>                                 | –65°C to 150°C                   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

- 2. This value is limited to 4.6 V maximum.
- 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the *ABT Advanced BiCMOS Technology Data Book*.

#### recommended operating conditions (see Note 4)

|                 |                                                                    |                                  | MIN | MAX | UNIT |
|-----------------|--------------------------------------------------------------------|----------------------------------|-----|-----|------|
| Vcc             | Supply voltage                                                     |                                  | 2.3 | 3.6 | V    |
|                 | V <sub>CC</sub> = 2.3 V to 2.7 V                                   |                                  | 1.7 |     | V    |
| VIH             | High-level input voltage                                           | V <sub>CC</sub> = 2.7 V to 3.6 V | 2   |     | V    |
| Mar             | Low level input voltage                                            | V <sub>CC</sub> = 2.3 V to 2.7 V |     | 0.7 | V    |
| V <sub>IL</sub> | Low-level input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ |                                  |     | 0.8 | V    |
| ٧ <sub>I</sub>  | Input voltage                                                      |                                  | 0   | VCC | V    |
| VO              | Output voltage                                                     |                                  | 0   | VCC | V    |
|                 |                                                                    | V <sub>CC</sub> = 2.3 V          |     | -12 |      |
| lOH             | High-level output current                                          | V <sub>CC</sub> = 2.7 V          |     | -12 | mA   |
|                 |                                                                    | V <sub>CC</sub> = 3 V            |     | -24 |      |
|                 |                                                                    | V <sub>CC</sub> = 2.3 V          |     | 12  |      |
| lOL             | Low-level output current                                           | V <sub>CC</sub> = 2.7 V          |     | 12  | mA   |
|                 |                                                                    |                                  | 24  |     |      |
| Δt/Δν           | Input transition rise or fall rate                                 |                                  | 0   | 10  | ns/V |
| T <sub>A</sub>  | Operating free-air temperature                                     |                                  | -40 | 85  | °C   |

NOTE 4: Unused control inputs must be held high or low to prevent them from floating.



### **SN74ALVCH16600 18-BIT UNIVERSAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS**

SCES030A - JULY 1995 - REVISED NOVEMBER 1996

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PAF                                               | PARAMETER TEST CONDITIONS |                                                    | VCC                                    | MIN            | TYP†                | MAX | UNIT |    |  |
|---------------------------------------------------|---------------------------|----------------------------------------------------|----------------------------------------|----------------|---------------------|-----|------|----|--|
|                                                   |                           | I <sub>OH</sub> = -100 μA                          |                                        | 2.3 V to 3.6 V | V <sub>CC</sub> -0. | 2   |      |    |  |
|                                                   |                           | $I_{OH} = -6 \text{ mA},$ $V_{IH} = 1.7 \text{ V}$ |                                        | 2.3 V          | 2                   |     |      |    |  |
| \ <sub>\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\</sub> |                           |                                                    | V <sub>IH</sub> = 1.7 V                | 2.3 V          | 1.7                 |     |      | ٧  |  |
| VOH                                               |                           | I <sub>OH</sub> = -12 mA                           | V <sub>IH</sub> = 2 V                  | 2.7 V          | 2.2                 |     |      | v  |  |
|                                                   |                           |                                                    | V <sub>IH</sub> = 2 V                  | 3 V            | 2.4                 |     |      |    |  |
|                                                   |                           | $I_{OH} = -24 \text{ mA},$                         | V <sub>IH</sub> = 2 V                  | 3 V            | 2                   |     |      |    |  |
|                                                   |                           | I <sub>OL</sub> = 100 μA                           |                                        | 2.3 V to 3.6 V |                     |     | 0.2  |    |  |
|                                                   |                           | $I_{OL} = 6 \text{ mA},$                           | $V_{IL} = 0.7 V$                       | 2.3 V          |                     |     | 0.4  |    |  |
| VOL                                               |                           | In. 40 mA                                          | V <sub>IL</sub> = 0.7 V                | 2.3 V          |                     |     | 0.7  | V  |  |
|                                                   |                           | I <sub>OL</sub> = 12 mA                            | V <sub>IL</sub> = 0.8 V                | 2.7 V          |                     |     | 0.4  |    |  |
|                                                   |                           | I <sub>OL</sub> = 24 mA,                           | V <sub>IL</sub> = 0.8 V                | 3 V            |                     |     | 0.55 |    |  |
| II                                                |                           | $V_I = V_{CC}$ or GND                              |                                        | 3.6 V          |                     |     | ±5   | μΑ |  |
|                                                   |                           | $V_{I} = 0.7 \text{ V}$ $V_{I} = 1.7 \text{ V}$    |                                        | 2.3 V          | 45                  |     |      | μΑ |  |
|                                                   |                           |                                                    |                                        | 2.3 V          | -45                 |     |      |    |  |
| I <sub>I(hold)</sub>                              |                           | V <sub>I</sub> = 0.8 V                             |                                        | 3 V            | 75                  |     |      |    |  |
|                                                   |                           | V <sub>I</sub> = 2 V                               |                                        | 3 V            | <del>-</del> 75     |     |      |    |  |
|                                                   |                           | $V_1 = 0 \text{ to } 3.6 \text{ V}^{\ddagger}$     |                                        | 3.6 V          |                     |     | ±500 |    |  |
| l <sub>OZ</sub> §                                 |                           | $V_O = V_{CC}$ or GND                              |                                        | 3.6 V          |                     |     | ±10  | μΑ |  |
| Icc                                               |                           | $V_I = V_{CC}$ or GND,                             | IO = 0                                 | 3.6 V          |                     |     | 40   | μΑ |  |
| ΔICC                                              |                           | One input at V <sub>CC</sub> – 0.6 V,              | Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V   |                     |     | 750  | μΑ |  |
| Ci                                                | Control inputs            | $V_I = V_{CC}$ or GND                              |                                        | 3.3 V 4        |                     |     | pF   |    |  |
| C <sub>io</sub>                                   | A or B ports              | $V_O = V_{CC}$ or GND                              |                                        | 3.3 V          |                     | 8   |      | pF |  |

<sup>†</sup> Typical values are measured at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    |                 |                       | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | VCC = | 2.7 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |  |
|--------------------|-----------------|-----------------------|------------------------------------|-----|-------|-------|------------------------------------|-----|------|--|
|                    |                 |                       | MIN                                | MAX | MIN   | MAX   | MIN                                | MAX |      |  |
| f <sub>clock</sub> | Clock frequency |                       | 0                                  | 150 | 0     | 150   | 0                                  | 150 | MHz  |  |
|                    | Pulse duration  | LE↑                   | 3.3                                |     | 3.3   |       | 3.3                                |     | ns   |  |
| t <sub>W</sub>     | Pulse duration  | <u>CLK</u> ↑          | 3.3                                |     | 3.3   |       | 3.3                                |     |      |  |
|                    |                 | Data before CLK↑      | 1.3                                |     | 1.3   |       | 1.2                                |     | ns   |  |
| <b>I</b> .         | Setup time      | Data before LE↓, CLK↑ | 1.2                                |     | 1.1   |       | 1.1                                |     |      |  |
| t <sub>su</sub>    |                 | Data before LE↓, CLK↓ | 1.8                                |     | 1.5   |       | 1.5                                |     |      |  |
|                    |                 | CLKEN before CLK↑     | 0.7                                |     | 0.7   |       | 0.8                                |     |      |  |
|                    |                 | Data after CLK↑       | 1.5                                |     | 1.8   |       | 1.5                                |     |      |  |
| 1.                 | Hold time       | Data after LE↓, CLK↑  | 1.6                                |     | 1.9   |       | 1.6                                |     | ns   |  |
| <sup>t</sup> h     |                 | Data after LE↓, CLK↓  | 1.2                                |     | 1.6   |       | 1.3                                |     |      |  |
|                    |                 | CLKEN after CLK↑      | 1.4                                |     | 1.7   |       | 1.4                                |     |      |  |



<sup>&</sup>lt;sup>‡</sup> This is the bus-hold maximum dynamic current required to switch the input from one state to another.

<sup>§</sup> For I/O ports, the parameter IOZ includes the input leakage current.

## **SN74ALVCH16600 18-BIT UNIVERSAL BUS TRANSCEIVER** WITH 3-STATE OUTPUTS SCES030A – JULY 1995 – REVISED NOVEMBER 1996

# switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figures 1 and 2)

| PARAMETER        | FROM TO (INPUT) (OUTPUT) |          | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 2.7 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|------------------|--------------------------|----------|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|------|
|                  | (INFOT)                  | (001701) | MIN                                | MAX | MIN                     | MAX | MIN                                | MAX |      |
| f <sub>max</sub> |                          |          | 150                                |     | 150                     |     | 150                                |     | MHz  |
|                  | A or B                   | B or A   | 1                                  | 5.7 |                         | 4.7 | 1                                  | 4   |      |
| t <sub>pd</sub>  | LEAB or LEBA             | A or B   | 1                                  | 6.5 |                         | 5.5 | 1                                  | 4.8 | ns   |
|                  | CLKAB or CLKBA           | A or B   | 1.4                                | 7.9 |                         | 6.8 | 1.3                                | 5.7 |      |
| <sup>t</sup> en  | OEAB or OEBA             | A or B   | 1.1                                | 7.1 |                         | 6.3 | 1.1                                | 5.2 | ns   |
| <sup>t</sup> dis | OEAB or OEBA             | A or B   | 1.7                                | 5.7 |                         | 4.7 | 1.2                                | 4.4 | ns   |

### operating characteristics, $T_A = 25^{\circ}C$

|                     | PARAMETER                     |                  | TEST CONDITIONS                            | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | UNIT |  |
|---------------------|-------------------------------|------------------|--------------------------------------------|------------------------------------|------------------------------------|------|--|
|                     |                               |                  |                                            | TYP                                | TYP                                |      |  |
| C <sub>pd</sub> Pow | Power dissipation capacitance | Outputs enabled  | Cı = 50 pF. f = 10 MHz                     | 43                                 | 56                                 | pF   |  |
|                     | Fower dissipation capacitance | Outputs disabled | $C_L = 50 \text{ pF},  f = 10 \text{ MHz}$ | 6                                  | 6                                  | рг   |  |

# PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.5 V $\pm$ 0.2 V



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \, \Omega$ ,  $t_r \leq 2.5 \, \text{ns}$ ,  $t_f \leq 2.5 \, \text{ns}$ .
  - D. The outputs are measured one at a time with one transition per measurement.
  - E. tpLz and tpHz are the same as tdis.
  - F. tpZL and tpZH are the same as ten.
  - G. tpLH and tpHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms



# PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.7 V AND 3.3 V $\pm$ 0.3 V



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ ,  $t_f \leq$  2.5 ns.  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. tpLz and tpHz are the same as tdis.
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G. tpLH and tpHL are the same as tpd.

Figure 2. Load Circuit and Voltage Waveforms

#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated