SCES008D - JULY 1995 - REVISED JUNE 1997

- **EPIC<sup>™</sup>** (Enhanced-Performance Implanted **CMOS) Submicron Process**
- Typical VOLP (Output Ground Bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> =  $25^{\circ}$ C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) > 2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Power Off Disables Inputs/Outputs, Permitting Live Insertion
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Latch-Up Performance Exceeds 250 mA Per • JESD 17
- Support Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V V<sub>CC</sub>)
- **Bus Hold on Data Inputs Eliminates the** Need for External Pullup/Pulldown Resistors
- **Package Options Include Plastic** • Small-Outline (DW), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages, Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Ceramic (J) DIPs

| SN54LVCH245A J OR W PACKAGE        |
|------------------------------------|
| SN74LVCH245A DB, DW, OR PW PACKAGE |
| (TOP VIEW)                         |

|     | ( - ) |    |   |    |   |                 |   |  |  |  |
|-----|-------|----|---|----|---|-----------------|---|--|--|--|
|     | Ч     |    | υ |    | L |                 |   |  |  |  |
| DIR | Ц     | 1  | - | 20 | μ | V <sub>CC</sub> | ; |  |  |  |
| A1  | Ц     | 2  |   | 19 | ρ | OE              |   |  |  |  |
| A2  | _     | 3  |   | 18 | ρ | B1              |   |  |  |  |
| A3  |       | 4  |   | 17 | þ | B2              |   |  |  |  |
| A4  |       | 5  |   | 16 | þ | B3              |   |  |  |  |
| A5  | Ο     | 6  |   | 15 | þ | B4              |   |  |  |  |
| A6  | [     | 7  |   | 14 | þ | B5              |   |  |  |  |
| A7  | Π     | 8  |   | 13 | þ | B6              |   |  |  |  |
| A8  | Π     | 9  |   | 12 | þ | B7              |   |  |  |  |
| GND | q     | 10 |   | 11 | þ | B8              |   |  |  |  |





#### description

These octal bus transceivers are designed for 2.7-V to 3.6-V  $V_{CC}$  operation.

The 'LVCH245A are designed for asynchronous communication between data buses. These devices transmit data from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable ( $\overline{OE}$ ) input can be used to disable the device so the buses are effectively isolated.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN54LVCH245A is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74LVCH245A is characterized for operation from –40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1997, Texas Instruments Incorporated

SCES008D - JULY 1995 - REVISED JUNE 1997

#### FUNCTION TABLE

| INP | UTS | OPERATION       |  |  |  |  |
|-----|-----|-----------------|--|--|--|--|
| OE  | DIR | OPERATION       |  |  |  |  |
| L   | L   | B data to A bus |  |  |  |  |
| L   | Н   | A data to B bus |  |  |  |  |
| н   | Х   | Isolation       |  |  |  |  |

## logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### logic diagram (positive logic)



To Seven Other Channels



SCES008D - JULY 1995 - REVISED JUNE 1997

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub><br>Input voltage range, V <sub>I</sub> : Except I/O ports (see Note 1)<br>I/O ports (see Notes 1 and 2) | –0.5 V to 6.5 V                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| Voltage range applied to any output in the high-impedance or power-off state, $V_0$                                                           |                                   |
| (see Note 1)                                                                                                                                  |                                   |
| Voltage range applied to any output in the high or low state, $V_{O}$                                                                         |                                   |
| (see Notes 1 and 2)                                                                                                                           | –0.5 V to V <sub>CC</sub> + 0.5 V |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                                                                     | –50 mA                            |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> )                                               | ±50 mA                            |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{CC})$ (see Note 2)                                                                    |                                   |
| Continuous current through V <sub>CC</sub> or GND                                                                                             |                                   |
| Package thermal impedance, $\theta_{JA}$ (see Note 3): DB package                                                                             |                                   |
| DW package                                                                                                                                    |                                   |
| PW package                                                                                                                                    |                                   |
| Storage temperature range, T <sub>stg</sub>                                                                                                   |                                   |
|                                                                                                                                               |                                   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The value of V<sub>CC</sub> is provided in the recommended operating conditions table.

3. The package thermal impedance is calculated in accordance with JESD 51.

#### recommended operating conditions (see Note 4)

|                     |                                    |                                    |       | H245A | SN74LVC | H245A | UNIT           |  |
|---------------------|------------------------------------|------------------------------------|-------|-------|---------|-------|----------------|--|
|                     |                                    |                                    | MIN   | MAX   | MIN     | MAX   | UNIT           |  |
| Vaa                 | Supply voltage                     | Operating                          | 2     | 3.6   | 2       | 3.6   | V              |  |
| Vcc                 | Supply voltage                     | Data retention only                | 1.5   |       | 1.5     |       | v              |  |
| VIH                 | High-level input voltage           | $V_{CC} = 2.7 V \text{ to } 3.6 V$ | 2     |       | 2       |       | V              |  |
| VIL                 | Low-level input voltage            | $V_{CC} = 2.7 V \text{ to } 3.6 V$ |       | 0.8   |         | 0.8   | V              |  |
| VI                  | Input voltage                      |                                    | 0     | 5.5   | 0       | 5.5   | V              |  |
| Va                  | Output voltage                     | High or low state                  | 0     | VCC   | 0       | VCC   | ; <sub>v</sub> |  |
| Vo                  | Output voltage                     | 3 state                            | 0 5.5 | 0     | 5.5     | v     |                |  |
|                     | High-level output current          | $V_{CC} = 2.7 V$                   |       | -12   |         | -12   | mA             |  |
| ЮН                  | riigh-level oulput current         | $V_{CC} = 3 V$                     |       | -24   |         | -24   | ША             |  |
|                     | Low level output ourrest           | $V_{CC} = 2.7 V$                   |       | 12    |         | 12    |                |  |
| IOL                 | Low-level output current           | $V_{CC} = 3 V$                     |       | 24    |         | 24    | mA             |  |
| $\Delta t/\Delta v$ | Input transition rise or fall rate |                                    | 0     | 10    | 0       | 10    | ns/V           |  |
| Т <sub>А</sub>      | Operating free-air temperature     |                                    | -55   | 125   | -40     | 85    | °C             |  |

NOTE 4: Unused control inputs must be held high or low to prevent them from floating.



SCES008D - JULY 1995 - REVISED JUNE 1997

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                     |                |                                                          |                       |                | SN54I                | VCH245 | iΑ   | SN74L                | VCH245 | jΑ   | LINUT |
|---------------------|----------------|----------------------------------------------------------|-----------------------|----------------|----------------------|--------|------|----------------------|--------|------|-------|
| P/                  | RAMETER        | TEST CONDITIO                                            | JN5                   | Vcc            | MIN                  | TYP†   | MAX  | MIN                  | TYP†   | MAX  | UNIT  |
|                     |                | I <sub>OH</sub> = -100 μA                                |                       | 2.7 V to 3.6 V | V <sub>CC</sub> -0.2 |        |      | V <sub>CC</sub> -0.2 |        |      |       |
| V                   |                | 10 m A                                                   |                       | 2.7 V          | 2.2                  |        |      | 2.2                  |        |      | v     |
| Vон                 |                | I <sub>OH</sub> = -12 mA                                 |                       | 3 V            | 2.4                  |        |      | 2.4                  |        |      | v     |
|                     |                | I <sub>OH</sub> = -24 mA                                 |                       | 3 V            | 2.2                  |        |      | 2.2                  |        |      |       |
|                     |                | I <sub>OL</sub> = 100 μA                                 |                       | 2.7 V to 3.6 V |                      |        | 0.2  |                      |        | 0.2  |       |
| VOL                 |                | I <sub>OL</sub> = 12 mA                                  |                       | 2.7 V          |                      |        | 0.4  |                      |        | 0.4  | V     |
|                     |                | I <sub>OL</sub> = 24 mA                                  | <sub>OL</sub> = 24 mA |                |                      |        | 0.55 |                      |        | 0.55 |       |
| Ιį                  | Control inputs | V <sub>I</sub> = 0 to 5.5 V                              |                       | 3.6 V          |                      |        | ±15  |                      |        | ±5   | μA    |
| l <sub>off</sub>    | -              | VI or VO = 5.5 V                                         |                       | 0              |                      |        |      |                      |        | ±10  | μA    |
|                     |                | V <sub>I</sub> = 0.8 V                                   |                       | 3 V            | 75                   |        |      | 75                   |        |      |       |
| I <sub>I(hold</sub> | i)             | V <sub>I</sub> = 2 V                                     |                       | 3 0            | -75                  |        |      | -75                  |        |      | μA    |
|                     |                | V <sub>I</sub> = 0 to 3.6 V <sup>‡</sup>                 |                       | 36 V           |                      |        | ±500 |                      |        | ±500 |       |
| loz§                |                | V <sub>O</sub> = 0 to 5.5 V                              |                       | 3.6 V          |                      |        | ±15  |                      |        | ±10  | μA    |
|                     |                | $V_{I} = V_{CC}$ or GND                                  |                       | 0.01/          |                      |        | 10   |                      |        | 10   |       |
| ICC                 |                | $3.6 \text{ V} \le \text{V}_{I} \le 5.5 \text{ V}^{\P}$  | IO = 0                | = 0 3.6 V      |                      |        | 10   |                      |        | 10   | μA    |
| ∆ICC                |                | One input at $V_{CC} - 0$<br>Other inputs at $V_{CC}$ of |                       | 2.7 V to 3.6 V |                      |        | 500  |                      |        | 500  | μA    |
| Ci                  | Control inputs | $V_{I} = V_{CC}$ or GND                                  |                       | 3.3 V          |                      | 4      | 12   |                      | 4      |      | pF    |
| C <sub>io</sub>     | A or B ports   | $V_{O} = V_{CC}$ or GND                                  |                       | 3.3 V          |                      | 5.5    | 12   |                      | 5.5    |      | pF    |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. <sup>‡</sup> This is the bus-hold maximum dynamic current required to switch the input from one state to another. § For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.

This applies in the disabled state only.



# switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1)

|                                 |                 |                |                            | SN54LV       | CH245A                  |     |      |
|---------------------------------|-----------------|----------------|----------------------------|--------------|-------------------------|-----|------|
| PARAMETER                       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> =<br>± 0.3 | 3.3 V<br>3 V | V <sub>CC</sub> = 2.7 V |     | UNIT |
|                                 |                 |                | MIN                        | MAX          | MIN                     | MAX |      |
| <sup>t</sup> pd                 | A or B          | B or A         | 1                          | 7            |                         | 8   | ns   |
| ten                             | OE              | A or B         | 1                          | 8.5          |                         | 9.5 | ns   |
| <sup>t</sup> dis                | OE              | A or B         | 1                          | 7.5          |                         | 8.5 | ns   |
| <sup>t</sup> sk(o) <sup>†</sup> |                 |                |                            | 1            |                         |     | ns   |

<sup>†</sup> Skew between any two outputs of the same package switching in the same direction. This parameter is warranted but not production tested.

# switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1)

|                      |                 |                                                                                         |     | SN74LV | CH245A |     |    |
|----------------------|-----------------|-----------------------------------------------------------------------------------------|-----|--------|--------|-----|----|
| PARAMETER            | FROM<br>(INPUT) | TO<br>(OUTPUT) $V_{CC} = 3.3 \text{ V}$<br>$\pm 0.3 \text{ V}$ $V_{CC} = 2.7 \text{ V}$ |     | 2.7 V  | UNIT   |     |    |
|                      |                 |                                                                                         | MIN | MAX    | MIN    | MAX |    |
| <sup>t</sup> pd      | A or B          | B or A                                                                                  | 1.5 | 6.3    |        | 7.3 | ns |
| t <sub>en</sub>      | OE              | A or B                                                                                  | 1.5 | 8.5    |        | 9.5 | ns |
| <sup>t</sup> dis     | OE              | A or B                                                                                  | 1.7 | 7.5    |        | 8.5 | ns |
| t <sub>sk(o)</sub> † |                 |                                                                                         |     | 1      |        |     | ns |

<sup>†</sup> Skew between any two outputs of the same package switching in the same direction. This parameter is warranted but not production tested.

## operating characteristics, $V_{CC}$ = 3.3 V, $T_A$ = 25°C

| PARAMETER |                                                   |                  | TEST CC                        | ONDITIONS                              | TYP | UNIT |
|-----------|---------------------------------------------------|------------------|--------------------------------|----------------------------------------|-----|------|
|           | Outputs enabled                                   |                  |                                | 47                                     | рĒ  |      |
| Cpd       | Cod Power dissipation capacitance per transceiver | Outputs disabled | $C_{L} = 0,  f = 10 \text{ M}$ | $C_{L} = 0, \qquad f = 10 \text{ MHz}$ | 2   | рг   |



SCES008D - JULY 1995 - REVISED JUNE 1997



#### PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. tPZL and tPZH are the same as ten.
- F.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- G. tPLH and tPHL are the same as tpd.

#### Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated