SCBS481D - JUNE 1994 - REVISED NOVEMBER 1996

- Translate Between GTL Signal Levels and LVTTL or 5-V TTL Signal Levels
- Members of the Texas Instruments Widebus™ Family
- Support Mixed-Mode Signal Operation on A Port
- Universal Bus Transceiver (UBT™)
   Combines D-Type Latches and D-Type
   Flip-Flops With Qualified Storage Enable
- Bus-Hold Data Inputs Eliminate the Need for External Pullup Resistors on A Port
- Flow-Through Architecture Facilitates Printed-Circuit-Board Layout
- Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
- Package Options Include Plastic Shrink Small-Outline (DL), Thin Shrink Small-Outline (DGG), and Ceramic Flat (WD) Packages

#### description

These 17-bit registered bus transceivers combine D-type latches and D-type flip-flops to allow data flow in transparent, latched, and clocked modes. The 'GTL16616 provide for a copy of CLKAB at GTL logic levels (CLKOUT) and also provide a conversion of the GTL clock to a TTL environment (CLKIN).

The B port operates at GTL levels while the A port and control inputs are compatible with LVCMOS, LVTTL, or 5-V TTL logic levels.

SN54GTL16616 . . . WD PACKAGE SN74GTL16616 . . . DGG OR DL PACKAGE (TOP VIEW)



Data flow in each direction is controlled by output-enable ( $\overline{OEAB}$  and  $\overline{OEBA}$ ), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. The clock or latch-enable can be controlled by the clock-enable ( $\overline{CEAB}$  and  $\overline{CEBA}$ ) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if  $\overline{CEAB}$  is low and CLKAB is held at a high or low logic level. If LEAB is low, the A-bus data is stored in the latch/flip-flop on the low-to-high transition of CLKAB if  $\overline{CEAB}$  is also low.  $\overline{OEAB}$  is active low. When  $\overline{OEAB}$  is low, the outputs are active. When  $\overline{OEAB}$  is high, the outputs are in the high-impedance state. Data flow for B to A is similar to that of A to B, but uses  $\overline{OEBA}$ , LEBA, CLKBA, and  $\overline{CEBA}$ .

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN74GTL16616 is available in TI's shrink small-outline package (DL), which provides twice the I/O pin count and functionality of standard small-outline packages in the same printed-circuit-board area.

The SN54GTL16616 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74GTL16616 is characterized for operation from –40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus and UBT are trademarks of Texas Instruments Incorporated.

TEXAS INSTRUMENTS

SCBS481D - JUNE 1994 - REVISED NOVEMBER 1996

#### **FUNCTION TABLE**†

|      |      | INPUTS |          |   | OUTPUT                               | MODE                      |  |  |  |
|------|------|--------|----------|---|--------------------------------------|---------------------------|--|--|--|
| CEAB | OEAB | LEAB   | CLKAB    | Α | В                                    | MODE                      |  |  |  |
| Х    | Н    | Х      | Х        | Χ | Z                                    |                           |  |  |  |
| L    | L    | L      | H or L   | Χ | в <sub>0</sub> ‡                     | Latched storage of A data |  |  |  |
| L    | L    | L      | H or L   | Χ | В <sub>0</sub> ‡<br>В <sub>0</sub> § |                           |  |  |  |
| Х    | L    | Н      | Х        | L | L                                    | Transparent               |  |  |  |
| Х    | L    | Н      | Χ        | Н | Н                                    | Transparent               |  |  |  |
| L    | L    | L      | <b>↑</b> | L | L                                    | Clocked storage of A data |  |  |  |
| L    | L    | L      | <b>↑</b> | Н | Н                                    | Clocked storage of A data |  |  |  |
| Н    | L    | L      | Х        | Х | В <sub>0</sub> §                     | Clock inhibit             |  |  |  |

<sup>†</sup> A-to-B data flow is shown: B-to-A data flow is similar, but uses  $\overline{\text{OEBA}}$ , LEBA,  $\overline{\text{CLKBA}}$ , and  $\overline{\text{CEBA}}$ .

#### logic diagram (positive logic)





<sup>&</sup>lt;sup>‡</sup> Output level before the indicated steady-state input conditions were established, provided that CLKAB was high before LEAB went low

<sup>§</sup> Output level before the indicated steady-state input conditions were established

SCBS481D - JUNE 1994 - REVISED NOVEMBER 1996

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub> : 3.3 V                                 | –0.5 V to 4.6 V                                       |
|-------------------------------------------------------------------------------|-------------------------------------------------------|
| 5 V                                                                           | –0.5 V to 7 V                                         |
| Input voltage range, V <sub>I</sub> (see Note 1): A port                      | –0.5 V to 7 V                                         |
| B port                                                                        | 0.5 V to 4.6 V                                        |
| Voltage range applied to any output in the high or power-off state            | e, $V_O$ (see Note 1): A port $-0.5 \text{ V}$ to 7 V |
|                                                                               | B port –0.5 V to 4.6 V                                |
| Current into any output in the low state, IO: A port                          | 128 mA                                                |
| B port                                                                        | 80 mA                                                 |
| Current into any A-port output in the high state, I <sub>O</sub> (see Note 2) | 64 mA                                                 |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                     | –50 mA                                                |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)                    | –50 mA                                                |
| Maximum power dissipation at $T_A = 55$ °C (in still air) (see Note 3         | 3): DGG package 1 W                                   |
|                                                                               | DL package 1.4 W                                      |
| Storage temperature range, T <sub>stg</sub>                                   | –65°C to 150°C                                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
  - 2. This current flows only when the output is in the high state and  $V_O > V_{CC}$ .
  - 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the *ABT Advanced BiCMOS Technology Data Book*.

#### recommended operating conditions (see Note 4)

|                |                                |               | SN54GTL16616            |      |                          | SN7                     |     |                         |                |
|----------------|--------------------------------|---------------|-------------------------|------|--------------------------|-------------------------|-----|-------------------------|----------------|
|                |                                |               | MIN                     | NOM  | MAX                      | MIN                     | NOM | MAX                     | UNIT           |
| \/             | Cumply voltage                 | 3.3 V         | 3.15                    | 3.3  | 3.45                     | 3.15                    | 3.3 | 3.45                    | V              |
| Vcc            | Supply voltage                 | 5 V           | 4.75                    | 5    | 5.25                     | 4.75                    | 5   | 5.25                    | V              |
| VREF           | Supply voltage                 |               |                         | 0.8  |                          |                         | 0.8 |                         | V              |
| 1/2            | lanut valta sa                 | B port        |                         |      | ∠V <sub>CC</sub> (3.3 V) | C (3.3 V)               |     | V <sub>CC</sub> (3.3 V) |                |
| ٧ı             | Input voltage                  | Except B port |                         | · ·  | 5.5                      |                         |     | 5.5                     | V              |
|                | High-level input voltage       | B port        | V <sub>REF</sub> +50 mV | ZE S |                          | V <sub>REF</sub> +50 mV |     |                         | V              |
| VIH            |                                | Except B port | 2                       | Q    |                          | 2                       |     |                         | l <sup>v</sup> |
| \/             | Low-level                      | B port        |                         | 5    | V <sub>REF</sub> -50 mV  |                         |     | V <sub>REF</sub> -50 mV | V              |
| VIL            | input voltage                  | Except B port |                         | 90   | 0.8                      |                         |     | 0.8                     | V              |
| lıK            | Input clamp currer             | nt            | Q                       |      | -18                      |                         |     | -18                     | mA             |
| ЮН             | High-level output current      | A port        |                         |      | -32                      |                         |     | -32                     | mA             |
| 1              | Low-level output current       | A port        |                         |      | 64                       |                         |     | 64                      | A              |
| lOL            |                                | B port        |                         |      | 40                       |                         |     | 40                      | mA             |
| T <sub>A</sub> | Operating free-air temperature |               | <b>–</b> 55             |      | 125                      | -40                     |     | 85                      | °C             |

NOTE 4: Unused inputs must be held high or low to prevent them from floating.

SCBS481D - JUNE 1994 - REVISED NOVEMBER 1996

## electrical characteristics over recommended operating free-air temperature range, $V_{REF} = 0.8 \text{ V}$ (unless otherwise noted)

| DADAMETED                |                | TEST CONDITIONS                                                                                                   |                                   | SN54                 | SN54GTL16616 |            |                      | SN74GTL16616 |            |    |  |
|--------------------------|----------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------|--------------|------------|----------------------|--------------|------------|----|--|
| PAI                      | RAMETER        | TEST CONDI                                                                                                        | MIN                               | TYP†                 | MAX          | MIN        | TYP <sup>†</sup>     | MAX          | UNIT       |    |  |
| VIK                      |                | V <sub>CC</sub> (3.3 V) = 3.15 V,<br>V <sub>CC</sub> (5 V) = 4.75 V                                               | I <sub>I</sub> = –18 mA           |                      |              | -1.2       |                      |              | -1.2       | V  |  |
|                          |                | $V_{CC} = MIN \text{ to } MAX^{\ddagger},$                                                                        | I <sub>OH</sub> = -100 μA         | V <sub>CC</sub> -0.2 |              |            | V <sub>CC</sub> -0.2 |              |            |    |  |
| $V_{OH}$                 | A port         | $V_{CC}$ (3.3 V) = 3.15 V,                                                                                        | $I_{OH} = -8 \text{ mA}$          | 2.4                  |              |            | 2.4                  |              |            | V  |  |
|                          |                | V <sub>CC</sub> (5 V) = 4.75 V                                                                                    | $I_{OH} = -32 \text{ mA}$         | 2                    |              |            | 2                    |              |            |    |  |
|                          |                |                                                                                                                   | I <sub>OL</sub> = 100 μA          |                      |              | 0.2        |                      |              | 0.2        |    |  |
|                          | A port         | $V_{CC}$ (3.3 V) = 3.15 V,                                                                                        | I <sub>OL</sub> = 16 mA           |                      |              | 0.4        |                      |              | 0.4        |    |  |
| VOL                      | 7 port         | V <sub>CC</sub> (5 V) = 4.75 V                                                                                    | I <sub>OL</sub> = 32 mA           |                      |              | 0.5        |                      |              | 0.5        | V  |  |
| ·OL                      |                |                                                                                                                   | $I_{OL} = 64 \text{ mA}$          |                      |              | 0.55       |                      |              | 0.55       | ·  |  |
|                          | B port         | $V_{CC}$ (3.3 V) = 3.15 V, $V_{CC}$                                                                               | (5  V) = 4.75  V,                 |                      |              | 0.4        |                      |              | 0.4        |    |  |
|                          | Control inputs | $V_{CC} = 0$ or $MAX^{\ddagger}$ ,                                                                                | V <sub>I</sub> = 5.5 V            |                      |              | 10         |                      |              | 10         |    |  |
|                          |                | ., ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,                                                                           | V <sub>I</sub> = 5.5 V            |                      |              | 20         |                      |              | 20         |    |  |
| 1.                       | A port         | V <sub>CC</sub> (3.3 V) = 3.45 V,<br>V <sub>CC</sub> (5 V) = 5.25 V                                               | $V_I = V_{CC}$                    |                      |              | 1          |                      |              | 1          | μΑ |  |
| †į                       |                | 100 (0.1)                                                                                                         | V <sub>I</sub> = 0                |                      |              | -30        |                      |              | -30        | μΛ |  |
|                          | Donort         | V <sub>CC</sub> (3.3 V) = 3.45 V,                                                                                 | $V_{I} = V_{CC} (3.3 \text{ V})$  |                      |              | 5          |                      |              | 5          |    |  |
|                          | B port         | V <sub>CC</sub> (5 V) = 5.25 V                                                                                    | V <sub>I</sub> = 0                |                      | 7/2          | <b>-</b> 5 |                      |              | <b>–</b> 5 |    |  |
| l <sub>off</sub>         |                | $V_{CC} = 0$ , $V_{I}$ or $V_{O} = 0$ to 4.                                                                       | 5 V                               |                      | N.           | 100        |                      |              | 100        | μΑ |  |
| l(hold)                  | A port         | V <sub>CC</sub> (3.3 V) = 3.15 V,<br>V <sub>CC</sub> (5 V) = 4.75 V                                               | V <sub>I</sub> = 0.8 V            | 75                   | Q            |            | 75                   |              |            | μА |  |
| 'I(noid)                 | Aport          |                                                                                                                   | V <sub>I</sub> = 2 V              | -75                  | Ć.           |            | <del>-</del> 75      |              |            | μΑ |  |
| lo=                      | A port         | $V_{CC}$ (3.3 V) = 3.45 V, $V_{CC}$                                                                               | 190%                              |                      | 1            |            |                      | 1            |            |    |  |
| IOZH                     | B port         | $V_{CC}$ (3.3 V) = 3.45 V, $V_{CC}$ $V_{O}$ = 1.2 V                                                               | (5  V) = 5.25  V,                 | Q"                   |              | 10         |                      |              | 10         | μΑ |  |
|                          | A port         | V <sub>CC</sub> (3.3 V) = 3.45 V, V <sub>CC</sub><br>V <sub>O</sub> = 0.5 V                                       | (5 V) = 5.25 V,                   |                      |              | -1         |                      | 2            |            |    |  |
| lozl                     | B port         | V <sub>CC</sub> (3.3 V) = 3.45 V, V <sub>CC</sub><br>V <sub>O</sub> = 0.4 V                                       | (5 V) = 5.25 V,                   |                      |              | -10        |                      |              | -10        | μΑ |  |
| _                        |                |                                                                                                                   | V <sub>CC</sub> (3.3 V) = 3.45 V, | Outputs high         |              |            | 1                    |              |            | 1  |  |
| I <sub>CC</sub> (3.3√, ) | A or B port    | $V_{CC}$ (5 V) = 5.25 V,                                                                                          | Outputs low                       |                      |              | 5          |                      |              | 5          | mA |  |
| (3.300)                  |                | $I_{O} = 0,$<br>$V_{I} = V_{CC}$ (3.3 V) or GND                                                                   | Outputs disabled                  |                      |              | 1          |                      |              | 1          |    |  |
|                          |                | V <sub>CC</sub> (3.3 V) = 3.45 V,                                                                                 | Outputs high                      |                      |              | 120        |                      |              | 120        |    |  |
| ICC                      | A or B port    | $V_{CC} (5 V) = 5.25 V,$                                                                                          | Outputs low                       |                      |              | 120        |                      |              | 120        | mA |  |
| (5 V)                    | l '            | $I_{O} = 0,$<br>$V_{I} = V_{CC} (3.3 \text{ V}) \text{ or GND}$                                                   | Outputs disabled                  |                      |              | 120        |                      |              | 120        |    |  |
| Δl <sub>CC</sub> §       |                | V <sub>CC</sub> (3.3 V) = 3.45 V, V <sub>CC</sub><br>A or control inputs at V <sub>CC</sub><br>One input at 2.7 V | (5 V) = 5.25 V,                   |                      |              | 1          |                      |              |            | mA |  |
| Ci                       | Control inputs | V <sub>I</sub> = 3.15 V or 0                                                                                      |                                   |                      | 3.5          |            |                      | 3.5          |            | pF |  |
| Cta                      | A port         | V <sub>O</sub> = 3.15 V or 0                                                                                      |                                   |                      | 12           |            |                      | 12           |            | pF |  |
| C <sub>io</sub>          | B port         | Per IEEE 1194.1                                                                                                   |                                   |                      |              | 5          |                      |              | 5          | μΓ |  |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC}$  (3.3 V) = 3.3 V,  $V_{CC}$  (5 V) = 5 V,  $T_A$  = 25°C.

<sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.



<sup>&</sup>lt;sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

SCBS481D - JUNE 1994 - REVISED NOVEMBER 1996

# timing requirements over recommended ranges of supply voltage and operating free-air temperature, $V_{REF} = 0.8 \text{ V}$ (unless otherwise noted)

|                 |                 |                            | SN54GTI | 16616 | SN74GTL | UNIT |      |  |
|-----------------|-----------------|----------------------------|---------|-------|---------|------|------|--|
|                 |                 |                            | MIN     | MAX   | MIN     | MAX  | UNIT |  |
| fclock          | Clock frequency |                            | 0       | 95    | 0       | 95   | MHz  |  |
| +               | Pulse duration  | LEAB or LEBA high          | 3.3     |       | 3.3     |      | no   |  |
| t <sub>W</sub>  | Pulse duration  | CLKAB or CLKBA high or low | 5.5     |       | 5.5     |      | ns   |  |
|                 |                 | A before CLKAB↑            | 1.1     |       | 1.1     |      |      |  |
|                 |                 | B before CLKBA↑            | 2.6     | N.    | 2.6     |      |      |  |
| t <sub>su</sub> | Setup time      | A before LEAB↓             | 0       | il.   | 0       |      |      |  |
|                 |                 | B before LEBA↓             | 1 4     | Q-7   | 1       |      | ns   |  |
|                 |                 | CEAB before CLKAB↑         | 1.8     |       | 1.8     |      |      |  |
|                 |                 | CEBA before CLKBA↑         | 2,1     |       | 2.1     |      |      |  |
|                 |                 | A after CLKAB↑             | 9.6     |       | 1.6     |      |      |  |
|                 | Hold time       | B after CLKBA↑             | 0.2     |       | 0.2     |      |      |  |
| <sup>t</sup> h  |                 | A after LEAB↓              | 4.3     |       | 4.3     |      |      |  |
|                 |                 | B after LEBA↓              | 2.8     |       | 2.8     |      | ns   |  |
|                 |                 | CEAB after CLKAB↑          | 0.8     |       | 0.8     |      |      |  |
|                 |                 | CEBA after CLKBA↑          | 0.7     |       | 0.7     |      |      |  |

SCBS481D - JUNE 1994 - REVISED NOVEMBER 1996

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $V_{REF} = 0.8 \text{ V}$ (see Figure 1)

| PARAMETER        | FROM<br>(INPUT)       | то                    | SN5 | 4GTL16 | 616  | SN74GTL16616 |      |      | UNIT |
|------------------|-----------------------|-----------------------|-----|--------|------|--------------|------|------|------|
| PARAMETER        |                       | (OUTPUT)              | MIN | TYP    | MAX  | MIN          | TYP  | MAX  | UNII |
| f <sub>max</sub> |                       |                       | 95  |        |      | 95           |      |      | MHz  |
| t <sub>PLH</sub> | А                     | В                     | 1   | 2.5    | 3.8  | 1            | 2.5  | 3.8  | ns   |
| t <sub>PHL</sub> | A                     | D                     | 1   | 2      | 3.8  | 1            | 2    | 3.8  |      |
| <sup>t</sup> PLH | LEAB                  | В                     | 1.5 | 3.4    | 5.1  | 1.5          | 3.4  | 5.1  |      |
| <sup>t</sup> PHL | LLAD                  | ь                     | 1.4 | 3.2    | 5.1  | 1.4          | 3.2  | 5.1  | ns   |
| <sup>t</sup> PLH | CLKAB                 | В                     | 1.5 | 3.6    | 5    | 1.5          | 3.6  | 5    | ns   |
| t <sub>PHL</sub> | CLNAD                 | D                     | 1.4 | 4.1    | 5    | 1.4          | 4.1  | 5    | 115  |
| t <sub>PLH</sub> | CLKAB                 | CLKOUT                | 3.4 | 6      | 7.7  | 3.4          | 6    | 7.7  | ns   |
| <sup>t</sup> PHL | CLNAD                 | CLROUT                | 4.3 | 7.4    | 10.4 | 4.3          | 7.4  | 10.4 | 115  |
| <sup>t</sup> PLH | OEAB                  | B or CLKOUT           | 1.3 | 3.2    | 5    | 1.3          | 3.2  | 5    | ns   |
| <sup>t</sup> PHL |                       |                       | 1.1 | 3.1    | 5    | 1.1          | 3.1  | 5    |      |
| t <sub>r</sub>   | Transition time, B or | utputs (0.5 V to 1 V) |     | \$ 1.2 |      |              | 1.2  |      | ns   |
| t <sub>f</sub>   | Transition time, B or | utputs (1 V to 0.5 V) | ć   | 0.7    |      |              | 0.7  |      | ns   |
| <sup>t</sup> PLH | В                     | А                     | 2.1 | 4.4    | 6.5  | 2.1          | 4.4  | 6.5  | ns   |
| <sup>t</sup> PHL | В                     | A                     | 1.3 | 3.3    | 4.8  | 1.3          | 3.3  | 4.8  | 113  |
| <sup>t</sup> PLH | LEBA                  | А                     | 1.7 | 3.9    | 6    | 1.7          | 3.9  | 6    | ns   |
| <sup>t</sup> PHL | LLDA                  | A                     | 1.3 | 3.3    | 4.6  | 1.3          | 3.3  | 4.6  | 1115 |
| <sup>t</sup> PLH | CLKBA                 | Α                     | 1.7 | 4.1    | 6.3  | 1.7          | 4.1  | 6.3  | ns   |
| <sup>t</sup> PHL | CLKBA                 | A                     | 1.4 | 3.6    | 5.3  | 1.4          | 3.6  | 5.3  | 115  |
| <sup>t</sup> PLH | CLKOUT                | CLKIN                 | 6.5 | 10.5   | 14.3 | 6.5          | 10.5 | 14.3 | ns   |
| <sup>t</sup> PHL | OLINOOT               | OLIMIY                | 5.1 | 8.8    | 11.8 | 5.1          | 8.8  | 11.8 | 113  |
| <sup>t</sup> en  | <del>OEBA</del>       | A or CLKIN            | 1.8 | 4.7    | 6.9  | 1.8          | 4.7  | 6.9  | ns   |
| <sup>t</sup> dis | OLBA                  | A OI OLIVIIV          | 2   | 4.7    | 6.7  | 2            | 4.7  | 6.7  | 113  |

<sup>†</sup> All typical values are at  $V_{CC}$  (3.3 V) = 3.3 V,  $V_{CC}$  (5 V) = 5 V,  $T_A$  = 25°C.

SCBS481D – JUNE 1994 – REVISED NOVEMBER 1996

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  2.5 ns,  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated