- State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015
- Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
- Typical V<sub>OLP</sub> (Output Ground Bounce) < 1 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C
- High-Impedance State During Power Up and Power Down
- High-Drive Outputs (–32-mA I<sub>OH</sub>, 64-mA I<sub>OI</sub> )
- Package Options Include Plastic Small-Outline (DW) and Shrink Small-Outline (DB) Packages, Ceramic Chip Carriers (FK), Ceramic Flat (W) Package, and Plastic (NT) and Ceramic (JT) DIPs

#### description

These 10-bit flip-flops feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers.

The ten flip-flops are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the devices provide true data at the Q outputs.

A buffered output-enable  $(\overline{OE})$  input can be used to place the ten outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.

SN54ABT821 . . . JT OR W PACKAGE SN74ABT821A . . . DB, DW, OR NT PACKAGE (TOP VIEW)



## SN54ABT821 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

OE does not affect the internal operations of the latch. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state.

When  $V_{CC}$  is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 2.1 V,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN54ABT821 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74ABT821A is characterized for operation from –40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC-IIB is a trademark of Texas Instruments Incorporated.



## FUNCTION TABLE (each flip-flop)

|    | INPUTS     | OUTPUT |                |
|----|------------|--------|----------------|
| OE | CLK        | D      | Q              |
| L  | 1          | Н      | Н              |
| L  | $\uparrow$ | L      | L              |
| L  | H or L     | Χ      | Q <sub>0</sub> |
| Н  | X          | Χ      | Z              |

## logic symbol†



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DB, DW, JT, NT, and W packages.

## logic diagram (positive logic)



Pin numbers shown are for the DB, DW, JT, NT, and W packages.



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                  | –0.5 V to 7 V   |
|------------------------------------------------------------------------|-----------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                       | –0.5 V to 7 V   |
| Voltage range applied to any output in the high or power-off state, VO | –0.5 V to 5.5 V |
| Current into any output in the low state, IO: SN54ABT821               | 96 mA           |
| SN74ABT821A                                                            | 128 mA          |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)              | –18 mA          |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)             | –50 mA          |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): DB package    | 104°C/W         |
| DW package                                                             | 81°C/W          |
| NT package                                                             | 67°C/W          |
| Storage temperature range, T <sub>stg</sub>                            | –65°C to 150°C  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51, except for through-hole packages, which use a trace length of zero.

## recommended operating conditions (see Note 3)

|                     |                                    | SN54ABT821  |     | SN74ABT821A |     | UNIT |
|---------------------|------------------------------------|-------------|-----|-------------|-----|------|
|                     |                                    | MIN         | MAX | MIN         | MAX | UNIT |
| Vcc                 | Supply voltage                     | 4.5         | 5.5 | 4.5         | 5.5 | V    |
| V <sub>IH</sub>     | High-level input voltage           | 2           |     | 2           |     | V    |
| V <sub>IL</sub>     | Low-level input voltage            |             | 0.8 |             | 0.8 | V    |
| VI                  | Input voltage                      | 0           | VCC | 0           | VCC | V    |
| ЮН                  | High-level output current          |             | -24 |             | -32 | mA   |
| loL                 | Low-level output current           |             | 48  |             | 64  | mA   |
| Δt/Δν               | Input transition rise or fall rate |             | 10  |             | 10  | ns/V |
| Δt/ΔV <sub>CC</sub> | Power-up ramp rate                 | 200         |     | 200         |     | μs/V |
| T <sub>A</sub>      | Operating free-air temperature     | <b>-</b> 55 | 125 | -40         | 85  | °C   |

NOTE 3: Unused inputs must be held high or low to prevent them from floating.

## SN54ABT821, SN74ABT821A 10-BIT BUS-INTERFACE FLIP-FLOPS WITH 3-STATE OUTPUTS

SCBS193E - FEBRUARY 1991 - REVISED MAY 1997

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETER           | TEST CONDITIONS                                                                                  |                                  | Т   | A = 25°C | ;     | SN54A | BT821 | SN74ABT821A |      | UNIT |  |
|---------------------|--------------------------------------------------------------------------------------------------|----------------------------------|-----|----------|-------|-------|-------|-------------|------|------|--|
| PARAMETER           | TEST COND                                                                                        | ITIONS                           | MIN | TYP†     | MAX   | MIN   | MAX   | MIN         | MAX  | UNII |  |
| VIK                 | V <sub>CC</sub> = 4.5 V,                                                                         | I <sub>I</sub> = -18 mA          |     |          | -1.2  |       | -1.2  |             | -1.2 | V    |  |
|                     | $V_{CC} = 4.5 \text{ V},$                                                                        | $I_{OH} = -3 \text{ mA}$         | 2.5 |          |       | 2.5   |       | 2.5         |      |      |  |
| Va                  | V <sub>CC</sub> = 5 V,<br>V <sub>CC</sub> = 4.5 V                                                | $I_{OH} = -3 \text{ mA}$         | 3   |          |       | 3     |       | 3           |      | ٧    |  |
| VOH                 |                                                                                                  | $I_{OH} = -24 \text{ mA}$        | 2   |          |       | 2     |       |             |      |      |  |
|                     | VCC = 4.5 V                                                                                      | $I_{OH} = -32 \text{ mA}$        | 2*  |          |       |       |       | 2           |      |      |  |
| Vai                 | V <sub>CC</sub> = 4.5 V                                                                          | I <sub>OL</sub> = 48 mA          |     |          | 0.55  |       | 0.55  |             |      | V    |  |
| VOL                 | VCC = 4.5 V                                                                                      | I <sub>OL</sub> = 64 mA          |     |          | 0.55* |       |       |             | 0.55 | V    |  |
| V <sub>hys</sub>    |                                                                                                  |                                  |     | 100      |       |       |       |             |      | mV   |  |
| lį                  | $V_{CC} = 0 \text{ to } 5.5 \text{ V},$                                                          | $V_I = V_{CC}$ or GND            |     |          | ±1    |       | ±1    |             | ±1   | μΑ   |  |
| lozpu <sup>‡</sup>  | $V_{CC} = 0 \text{ to } 2.1 \text{ V}, V_{O} = 0.5 \text{ to } 2.7 \text{ V}, \overline{OE} = X$ |                                  |     |          | ±50*  |       |       |             | ±50  | μА   |  |
| l <sub>OZPD</sub> ‡ | $V_{CC} = 2.1 \text{ V to } 0, V_{O} = 0.5 \text{ to } 2.7 \text{ V}, \overline{OE} = X$         |                                  |     |          | ±50*  |       |       |             | ±50  | μΑ   |  |
| IOZH                | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V}, V_{O} = 2.7 \text{ V}, \overline{OE} \ge 2 \text{ V}$ |                                  |     |          | 10    |       | 10    |             | 10   | μΑ   |  |
| lozL                | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V, V}_{O} =$                                              | 0.5 V, <del>OE</del> ≥ 2 V       |     |          | -10   |       | -10   |             | -10  | μΑ   |  |
| l <sub>off</sub>    | $V_{CC} = 0$ ,                                                                                   | $V_I$ or $V_O \le 4.5 \text{ V}$ |     |          | ±100  |       |       |             | ±100 | μΑ   |  |
| ICEX                | V <sub>CC</sub> = 5.5 V, V <sub>O</sub> = 5.5 V                                                  | Outputs high                     |     |          | 50    |       | 50    |             | 50   | μΑ   |  |
| ΙΟ§                 | V <sub>CC</sub> = 5.5 V,                                                                         | V <sub>O</sub> = 2.5 V           | -50 | -100     | -180  | -50   | -180  | -50         | -180 | mA   |  |
|                     |                                                                                                  | Outputs high                     |     | 1        | 250   |       | 250   |             | 250  | μΑ   |  |
| ICC                 | $V_{CC} = 5.5 \text{ V}, I_{O} = 0,$<br>$V_{I} = V_{CC} \text{ or GND}$                          | Outputs low                      |     | 24       | 38    |       | 38    |             | 38   | mA   |  |
|                     | V1 = VCC 01 0142                                                                                 | Outputs disabled                 |     | 0.5      | 250   |       | 250   |             | 250  | μΑ   |  |
| ΔICC¶               | V <sub>CC</sub> = 5.5 V, One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND           |                                  |     |          | 1.5   |       | 1.5   |             | 1.5  | mA   |  |
| C <sub>i</sub>      | V <sub>I</sub> = 2.5 V or 0.5 V                                                                  |                                  |     | 3.5      |       |       |       |             |      | pF   |  |
| Co                  | V <sub>O</sub> = 2.5 V or 0.5 V                                                                  |                                  |     | 7.5      |       |       |       |             |      | pF   |  |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter does not apply.

### timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                                              |                                                |      | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     | SN54ABT821 |     | SN74ABT821A |     | UNIT |
|----------------------------------------------|------------------------------------------------|------|-------------------------------------------------|-----|------------|-----|-------------|-----|------|
|                                              |                                                |      | MIN                                             | MAX | MIN        | MAX | MIN         | MAX |      |
| fclock                                       | Clock frequency                                |      | 0                                               | 125 | 0          | 125 | 0           | 125 | MHz  |
| t Bules done (as Old )                       | Pulse duration CLK high or law                 | High | 2.9                                             |     | 2.9        |     | 2.9         |     | no   |
| ١W                                           | t <sub>W</sub> Pulse duration, CLK high or low | Low  | 3.8                                             |     | 3.8        |     | 3.8         |     | ns   |
| t <sub>SU</sub> Setup time, data before CLK↑ |                                                | 2.1  |                                                 | 2.1 |            | 2.1 |             | ns  |      |
| t <sub>h</sub>                               | Hold time, data after CLK↑                     |      | 1.3                                             |     | 1.3        |     | 1.3         |     | ns   |



<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ .

<sup>&</sup>lt;sup>‡</sup> This parameter is characterized, but not production tested.

<sup>§</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

 $<sup>\</sup>P$  This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>C</sub> | CC = 5 V<br>A = 25°C | <i>'</i> , | MIN  | MAX | UNIT |
|------------------|-----------------|----------------|----------------|----------------------|------------|------|-----|------|
|                  |                 |                | MIN            | TYP                  | MAX        |      |     |      |
| f <sub>max</sub> |                 |                | 125            |                      |            | 125  |     | MHz  |
| t <sub>PLH</sub> | CLK             | Q              | 1.6†           | 4.1                  | 5.6        | 1.6† | 6.9 | ns   |
| <sup>t</sup> PHL |                 | ٧              | 2.1†           | 4.6                  | 6.2        | 2.1† | 6.9 | 115  |
| <sup>t</sup> PZH | ŌĒ              | Q              | 1              | 3                    | 4.5        | 1    | 6   | ns   |
| <sup>t</sup> PZL | OE              | ď              | 2.2            | 4.1                  | 5.6        | 2.2  | 6.5 | 115  |
| <sup>t</sup> PHZ | ŌĒ              | Q              | 2.7            | 4.7                  | 6.2        | 2.7  | 7   | ns   |
| t <sub>PLZ</sub> | OE              | Q              | 1.7†           | 4.6                  | 6.1        | 1.7  | 7   | 115  |

<sup>†</sup> This data sheet limit may vary among suppliers.

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1)

|                  |                 | TO<br>(OUTPUT) |                |                      |            |      |     |      |
|------------------|-----------------|----------------|----------------|----------------------|------------|------|-----|------|
| PARAMETER        | FROM<br>(INPUT) |                | V <sub>C</sub> | CC = 5 V<br>4 = 25°C | <i>'</i> , | MIN  | MAX | UNIT |
|                  |                 |                | MIN            | TYP                  | MAX        |      |     |      |
| f <sub>max</sub> |                 |                | 125            |                      |            | 125  |     | MHz  |
| <sup>t</sup> PLH | CLK             | Q              | 1.6†           | 4.1                  | 5.6        | 1.6† | 6.2 | ns   |
| <sup>t</sup> PHL |                 | ά              | 2.3†           | 4.6                  | 6.2        | 2.3† | 6.7 | 115  |
| <sup>t</sup> PZH | ŌĒ              | Q              | 1              | 3                    | 4.5        | 1    | 5.8 | ns   |
| <sup>t</sup> PZL | OE              | ٧              | 2.2            | 4.1                  | 5.6        | 2.2  | 6.3 | 110  |
| <sup>t</sup> PHZ | ŌĒ              | Q              | 2.7            | 4.7                  | 6.2        | 2.7  | 6.7 | ns   |
| t <sub>PLZ</sub> | UE UE           | ζ              | 1.7†           | 4.6                  | 6.1        | 1.7  | 6.5 | 115  |

<sup>†</sup>This data sheet limit may vary among suppliers.



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{Q}$  = 50  $\Omega$ ,  $t_{f} \leq$  2.5 ns,  $t_{f} \leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated