- Replaces SN74ABT328
- Low Output Skew for Clock-Distribution and Clock-Generation Applications
- TTL-Compatible Inputs and Outputs
- Distributes One Clock Input to Six Clock Outputs
- Polarity Control Selects True or Complementary Outputs
- Distributed V<sub>CC</sub> and GND Pins Reduce Switching Noise
- High-Drive Outputs (–15-mA I<sub>OH</sub>, 64-mA I<sub>OL</sub>)
- State-of-the-Art EPIC-IIB ™ BiCMOS Design Significantly Reduces Power Dissipation
- Package Options Include Plastic Small-Outline (D) and Shrink Small-Outline (DB) Packages

#### (TOP VIEW) GND 16 1Y1 1Y2 🛮 2 15 1 1 T/C 2Y1 **∏**3 14 V<sub>CC</sub> GND ∏4 2T/C 2Y2 [ 3Y **∏** 6 GND ∏7 10 3T/C 9 T 4T/C 4Y

D OR DB PACKAGE

### description

The CDC328 contains a clock-driver circuit that distributes one input signal to six outputs with minimum skew for clock distribution. Through the use of the polarity-control inputs  $(\overline{T}/C)$ , various combinations of true and complementary outputs can be obtained.

The CDC328 is characterized for operation from -40°C to 85°C.

#### **FUNCTION TABLE**

|   | INP   | JTS | OUTPUT |  |  |  |
|---|-------|-----|--------|--|--|--|
|   | T/C A |     | Y      |  |  |  |
| I | L     | L   | L      |  |  |  |
|   | L     | Н   | Н      |  |  |  |
|   | Н     | L   | Н      |  |  |  |
|   | Н     | Н   | L      |  |  |  |

## logic symbol†

| Α                 | 12 | $\triangleright$ | 1 | 16 | 1Y1 |
|-------------------|----|------------------|---|----|-----|
| 1 <u>T</u> /C     | 15 | N1               | - | 2  | 1Y2 |
| 2T/C              | 13 |                  | 1 | 3  | 2Y1 |
| 21/0              |    | N2               | 2 | 5  |     |
| 3 <del>T</del> /C | 10 | N3               | 2 | 6  | 2Y2 |
| 4T/C              | 9  |                  | 3 | 8  | 3Y  |
| 41/C              |    | N4               | 4 |    | 4Y  |

<sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

EPIC-IIB is a trademark of Texas Instruments Incorporated

### logic diagram (positive logic)



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                   | $-0.5\;V$ to 7 $V$      |
|-----------------------------------------------------------------------------------------|-------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                        | $-0.5 \text{ V to 7 V}$ |
| Voltage range applied to any output in the high state                                   |                         |
| or power-off state, V <sub>O</sub> (see Note 1)                                         | V to $V_{CC}$ + 0.5 V   |
| Current into any output in the low state, I <sub>O</sub>                                | 128 mA                  |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ )                                             | –18 mA                  |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)                              | −50 mA                  |
| Continuous total power dissipation at (or below) 25°C free-air temperature (see Note 2) | 1000 mW                 |
| Storage temperature range, T <sub>stg</sub>                                             | −65°C to 150°C          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### recommended operating conditions (see Note 3)

|                     |                                    | MIN  | NOM | MAX  | UNIT |
|---------------------|------------------------------------|------|-----|------|------|
| Vcc                 | Supply voltage                     | 4.75 | 5   | 5.25 | V    |
| $V_{IH}$            | High-level input voltage           | 2    |     |      | V    |
| $V_{IL}$            | Low-level input voltage            |      |     | 0.8  | V    |
| VI                  | Input voltage                      | 0    |     | VCC  | V    |
| ЮН                  | High-level output current          |      |     | -15  | mA   |
| loL                 | Low-level output current           |      |     | 64   | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate |      |     | 5    | ns/V |
| fclock              | Input clock frequency              |      |     | 80   | MHz  |
| TA                  | Operating free-air temperature     | -40  |     | 85   | °C   |

NOTE 3: Unused inputs must be held high or low.



NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>2.</sup> For operation above 25°C free-air temperature, derate to 478 mW at 85°C at the rate of 8.7 mW/°C.

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                                 | TEST CONDITIONS           |              | MIN | TYP <sup>†</sup> | MAX  | UNIT |
|-----------------|---------------------------------|---------------------------|--------------|-----|------------------|------|------|
| VIK             | $V_{CC} = 4.75 \text{ V},$      | $I_{I} = -18 \text{ mA}$  |              |     |                  | -1.2 | V    |
| Voн             | $V_{CC} = 4.75 \text{ V},$      | $I_{OH} = -15 \text{ mA}$ |              | 2.5 |                  |      | V    |
| V <sub>OL</sub> | $V_{CC} = 4.75 \text{ V},$      | $I_{OL} = 64 \text{ mA}$  |              |     |                  | 0.55 | V    |
| lį              | $V_{CC} = 5.25 \text{ V},$      | $V_I = V_{CC}$ or GND     |              |     |                  | ±1   | μΑ   |
| IO <sup>‡</sup> | $V_{CC} = 5.25 \text{ V},$      | V <sub>O</sub> = 2.5 V    |              | -15 |                  | -100 | mA   |
| laa             | V <sub>CC</sub> = 5.25 V,       | I <sub>O</sub> = 0,       | Outputs high |     |                  | 50   | μΑ   |
| lcc             | $V_I = V_{CC}$ or GND           | -                         | Outputs low  |     | 20               | 30   | mA   |
| C <sub>i</sub>  | V <sub>I</sub> = 2.5 V or 0.5 V |                           |              |     | 3                |      | pF   |

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Figures 1 and 2)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT)     | MIN | TYP | мах | UNIT |
|--------------------|-----------------|--------------------|-----|-----|-----|------|
| <sup>t</sup> PLH   | A               | Any Y              | 1.7 |     | 7   | 200  |
| <sup>t</sup> PHL   | ^               |                    | 1.5 |     | 5.4 | ns   |
| <sup>t</sup> PLH   | ₹/C             | Any V              | 1.5 |     | 8   | ns   |
| <sup>t</sup> PHL   |                 | Any Y              | 1.4 |     | 6.6 |      |
| ***                | А               | Any Y (same phase) |     |     | 0.7 |      |
| <sup>t</sup> sk(o) |                 | Any Y (any phase)  |     |     | 2.6 | ns   |
| t <sub>r</sub>     |                 |                    |     | 1.2 |     | ns   |
| t <sub>f</sub>     |                 |                    |     | 0.5 |     | ns   |

# switching characteristics, V<sub>CC</sub> = 5 V $\pm$ 0.25 V, T<sub>A</sub> = 25°C to 70°C (see Figures 1 and 2)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT)     | MIN | MAX | UNIT |
|--------------------|-----------------|--------------------|-----|-----|------|
| <sup>t</sup> PLH   | А               | Any Y              | 2.1 | 6.1 | ns   |
| t <sub>PHL</sub>   |                 |                    | 1.7 | 4.8 | 110  |
| 4                  | A               | Any Y (same phase) |     | 0.7 | 20   |
| <sup>t</sup> sk(o) |                 | Any Y (any phase)  |     | 2.1 | ns   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C ‡ Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

# PARAMETER MEASUREMENT INFORMATION



#### LOAD CIRCUIT FOR OUTPUTS



NOTES: A.  $C_L$  includes probe and jig capacitance.

B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_Q = 50 \ \Omega$ ,  $t_f \leq 2.5 \ ns$ ,  $t_f \leq 2.5 \ ns$ .

Figure 1. Load Circuit and Voltage Waveforms



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. Output skew,  $t_{sk(0)}$ , from A to any Y (same phase), can be measured only between outputs for which the respective polarity-control inputs  $(\overline{T}/C)$  are at the same logic level. It is calculated as the greater of:

- The difference between the fastest and slowest of tp<sub>LH</sub> from A<sup>↑</sup> to any Y (e.g., tp<sub>LHn</sub>, n = 1 to 4; or tp<sub>LHn</sub>, n = 5 to 6)
- The difference between the fastest and slowest of tp<sub>HL</sub> from A↓ to any Y (e.g., tp<sub>HLn</sub>, n = 1 to 4; or tp<sub>HLn</sub>, n = 5 to 6)
- The difference between the fastest and slowest of  $t_{PLH}$  from  $A \downarrow t_{QLH}$  to any Y (e.g.,  $t_{PLH}$ , n = 7 to 8)
- The difference between the fastest and slowest of tpHL from A↑ to any Y (e.g., tpHLn, n = 7 to 8)
- B. Output skew,  $t_{sk(0)}$ , from A to any Y (any phase), can be measured between outputs for which the respective polarity-control inputs  $(\overline{T}/C)$  are at the same or different logic levels. It is calculated as the greater of:
  - The difference between the fastest and slowest of tp<sub>LH</sub> from A<sup>↑</sup> to any Y or tp<sub>HL</sub> from A<sup>↑</sup> to any Y (e.g., tp<sub>LHn</sub>, n = 1 to 4; or tp<sub>LHn</sub>, n = 5 to 6, and tp<sub>HLn</sub>, n = 7 to 8)
  - The difference between the fastest and slowest of tp<sub>HL</sub> from A↓ to any Y or tp<sub>LH</sub> from A↓ to any Y (e.g., tp<sub>HLn</sub>, n = 1 to 4; or tp<sub>HLn</sub>, n = 5 to 6, and tp<sub>LHn</sub>, n = 7 to 8)

Figure 2. Waveforms for Calculation of t<sub>sk(o)</sub>

#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated