- Members of the Texas Instruments
   SCOPE™ Family of Testability Products
- Members of the Texas Instruments Widebus™ Family
- Compatible With the IEEE Standard 1149.1-1990 (JTAG) Test Access Port and Boundary-Scan Architecture
- UBT<sup>™</sup> (Universal Bus Transceiver)
   Combines D-Type Latches and D-Type
   Flip-Flops for Operation in Transparent,
   Latched, or Clocked Mode
- Two Boundary-Scan Cells per I/O for Greater Flexibility
- State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation

- SCOPE™ Instruction Set
  - IEEE Standard 1149.1-1990 Required Instructions, Optional INTEST, and P1149.1A CLAMP and HIGHZ
  - Parallel Signature Analysis at Inputs With Masking Option
  - Pseudo-Random Pattern Generation From Outputs
  - Sample Inputs/Toggle Outputs
  - Binary Count From Outputs
  - Device Identification
  - Even-Parity Opcodes
- Packaged in 64-Pin Plastic Thin Quad Flat Pack Using 0.5-mm Center-to-Center Spacings and 68-Pin Ceramic Quad Flat Pack Using 25-mil Center-to-Center Spacings

## SN54ABT18504 . . . HV PACKAGE (TOP VIEW)



NC - No internal connection

SCOPE, Widebus, UBT, and EPIC-IIB are trademarks of Texas Instruments Incorporated.





#### description

The SN54ABT18504 and SN74ABT18504 scan test devices with 20-bit universal bus transceivers are members of the Texas Instruments SCOPE™ testability IC family. This family of devices supports IEEE Standard 1149.1-1990 boundary scan to facilitate testing of complex circuit board assemblies. Scan access to the test circuitry is accomplished via the 4-wire test access port (TAP) interface.

In the normal mode, these devices are 20-bit universal bus transceivers that combine D-type latches and D-type flip-flops to allow data flow in transparent, latched, or clocked modes. The test circuitry can be activated by the TAP to take snapshot samples of the data appearing at the device pins or to perform a self test on the boundary test cells. Activating the TAP in the normal mode does not affect the functional operation of the SCOPE™ universal bus transceivers.

Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA), clock-enable (CLKENAB and CLKENBA), and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A-bus data is latched while CLKENAB is high and/or CLKAB is held at a static low or high logic level. Otherwise, if LEAB is low and CLKENAB is low, A-bus data is stored on a low-to-high transition of CLKAB. When OEAB is low, the B outputs are active. When OEAB is high, the B outputs are in the high-impedance state. B-to-A data flow is similar to A-to-B data flow but uses the OEBA, LEBA, CLKENBA, and CLKBA inputs.

In the test mode, the normal operation of the SCOPE™ universal bus transceivers is inhibited, and the test circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry performs boundary scan test operations according to the protocol described in IEEE Standard 1149.1-1990.



## description (continued)

Four dedicated test pins are used to observe and control the operation of the test circuitry: test data input (TDI), test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry can perform other testing functions such as parallel signature analysis on data inputs and pseudo-random pattern generation from data outputs. All testing and scan operations are synchronized to the TAP interface.

Additional flexibility is provided in the test mode through the use of two boundary scan cells (BSCs) for each I/O pin. This allows independent test data to be captured and forced at either bus (A or B). A PSA/COUNT instruction is also included to ease the testing of memories and other circuits where a binary count addressing scheme is useful.

The SN54ABT18504 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74ABT18504 is characterized for operation from –40°C to 85°C.

FUNCTION TABLE†
(normal mode, each register)

|      | INPUTS |         |            |   |                  |  |  |  |
|------|--------|---------|------------|---|------------------|--|--|--|
| OEAB | LEAB   | CLKENAB | CLKAB      | Α | В                |  |  |  |
| L    | L      | L       | L          | Х | в <sub>0</sub> ‡ |  |  |  |
| L    | L      | L       | $\uparrow$ | L | L                |  |  |  |
| L    | L      | L       | $\uparrow$ | Н | Н                |  |  |  |
| L    | L      | Н       | Χ          | Χ | в <sub>0</sub> ‡ |  |  |  |
| L    | Н      | Χ       | Χ          | L | L                |  |  |  |
| L    | Н      | Χ       | Χ          | Н | Н                |  |  |  |
| Н    | Χ      | Χ       | Х          | Χ | Z                |  |  |  |

<sup>†</sup> A-to-B data flow is shown. B-to-A data flow is similar but uses  $\overline{\text{OEBA}}$ , LEBA,  $\overline{\text{CLKENBA}}$ , and  $\overline{\text{CLKBA}}$ .

<sup>&</sup>lt;sup>‡</sup> Output level before the indicated steady-state input conditions were established.

## functional block diagram



Pin numbers shown are for the PM package.



# SN54ABT18504, SN74ABT18504 SCAN TEST DEVICES WITH 20-BIT UNIVERSAL BUS TRANSCEIVERS SCBS108B - AUGUST 1992 - REVISED JUNE 1993

## **Terminal Functions**

| PIN NAME            | DESCRIPTION                                                                                                                                                                                                                                                       |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1-A20              | Normal-function A-bus I/O ports. See function table for normal-mode logic.                                                                                                                                                                                        |
| B1-B20              | Normal-function B-bus I/O ports. See function table for normal-mode logic.                                                                                                                                                                                        |
| CLKAB, CLKBA        | Normal-function clock inputs. See function table for normal-mode logic.                                                                                                                                                                                           |
| CLKENAB,<br>CLKENBA | Normal-function clock enables. See function table for normal-mode logic.                                                                                                                                                                                          |
| GND                 | Ground                                                                                                                                                                                                                                                            |
| LEAB, LEBA          | Normal-function latch enables. See function table for normal-mode logic.                                                                                                                                                                                          |
| OEAB, OEBA          | Normal-function output enables. See function table for normal-mode logic.                                                                                                                                                                                         |
| TCK                 | Test clock. One of four pins required by IEEE Standard 1149.1-1990. Test operations of the device are synchronous to the test clock. Data is captured on the rising edge of TCK and outputs change on the falling edge of TCK.                                    |
| TDI                 | Test data input. One of four pins required by IEEE Standard 1149.1-1990. The test data input is the serial input for shifting data through the instruction register or selected data register. An internal pullup forces TDI to a high level if left unconnected. |
| TDO                 | Test data output. One of four pins required by IEEE Standard 1149.1-1990. The test data output is the serial output for shifting data through the instruction register or selected data register.                                                                 |
| TMS                 | Test mode select. One of four pins required by IEEE Standard 1149.1-1990. The test mode select input directs the device through its test access port (TAP) controller states. An internal pullup forces TMS to a high level if left unconnected.                  |
| VCC                 | Supply voltage                                                                                                                                                                                                                                                    |

#### test architecture

Serial test information is conveyed by means of a 4-wire test bus or test access port (TAP), that conforms to IEEE Standard 1149.1-1990. Test instructions, test data, and test control signals are all passed along this serial test bus. The TAP controller monitors two signals from the test bus, namely TCK and TMS. The function of the TAP controller is to extract the synchronization (TCK) and state control (TMS) signals from the test bus and generate the appropriate on-chip control signals for the test structures in the device. Figure 1 shows the TAP controller state diagram.

The TAP controller is fully synchronous to the TCK signal. Input data is captured on the rising edge of TCK and output data changes on the falling edge of TCK. This scheme ensures that data to be captured is valid for fully one-half of the TCK cycle.

The functional block diagram illustrates the IEEE Standard 1149.1-1990 4-wire test bus and boundary-scan architecture and the relationship between the test bus, the TAP controller, and the test registers. As illustrated, the device contains an 8-bit instruction register and four test data registers: an 88-bit boundary-scan register, a 23-bit boundary-control register, a 1-bit bypass register, and a 32-bit device identification register.



Figure 1. TAP Controller State Diagram



## state diagram description

The test access port (TAP) controller is a synchronous finite state machine that provides test control signals throughout the device. The state diagram is illustrated in Figure 1 and is in accordance with IEEE Standard 1149.1-1990. The TAP controller proceeds through its states based on the level of TMS at the rising edge of TCK.

As illustrated, the TAP controller consists of sixteen states. There are six stable states (indicated by a looping arrow in the state diagram) and ten unstable states. A stable state is defined as a state the TAP controller can retain for consecutive TCK cycles. Any state that does not meet this criterion is an unstable state.

There are two main paths though the state diagram: one to access and control the selected data register and one to access and control the instruction register. Only one register can be accessed at a time.

#### **Test-Logic-Reset**

The device powers up in the Test-Logic-Reset state. In the stable Test-Logic-Reset state, the test logic is reset and is disabled so that the normal logic function of the device is performed. The instruction register is reset to an opcode that selects the optional IDCODE instruction, if supported, or the BYPASS instruction. Certain data registers may also be reset to their power-up values.

The state machine is constructed such that the TAP controller returns to the Test-Logic-Reset state in no more than five TCK cycles if TMS is left high. The TMS pin has an internal pullup resistor that forces it high if left unconnected or if a board defect causes it to be open circuited.

For the 'ABT18504, the instruction register is reset to the binary value 10000001, which selects the IDCODE instruction. Each bit in the boundary-scan register is reset to logic 0 except bits 87–86, which are reset to logic 1. The boundary-control register is reset to the binary value 0000000000000000000010, which selects the PSA test operation with no input masking.

#### Run-Test/Idle

The TAP controller must pass through the Run-Test/Idle state (from Test-Logic-Reset) before executing any test operations. The Run-Test/Idle state can also be entered following data register or instruction register scans. Run-Test/Idle is provided as a stable state in which the test logic may be actively running a test or can be idle.

The test operations selected by the boundary-control register are performed while the TAP controller is in the Run-Test/Idle state.

#### Select-DR-Scan, Select-IR-Scan

No specific function is performed in the Select-DR-Scan and Select-IR-Scan states, and the TAP controller exits either of these states on the next TCK cycle. These states are provided to allow the selection of either data register scan or instruction register scan.

#### Capture-DR

When a data register scan is selected, the TAP controller must pass through the Capture-DR state. In the Capture-DR state, the selected data register can capture a data value as specified by the current instruction. Such capture operations occur on the rising edge of TCK upon which the TAP controller exits the Capture-DR state.



## SN54ABT18504, SN74ABT18504 SCAN TEST DEVICES WITH 20-BIT UNIVERSAL BUS TRANSCEIVERS

SCBS108B - AUGUST 1992 - REVISED JUNE 1993

#### state diagram description (continued)

#### Shift-DR

Upon entry to the Shift-DR state, the data register is placed in the scan path between TDI and TDO and, on the first falling edge of TCK, TDO goes from the high-impedance state to an active state. TDO enables to the logic level present in the least significant bit of the selected data register.

While in the stable Shift-DR state, data is serially shifted through the selected data register on each TCK cycle. The first shift occurs on the first rising edge of TCK after entry to the Shift-DR state (i.e., no shifting occurs during the TCK cycle in which the TAP controller changes from Capture-DR to Shift-DR or from Exit2-DR to Shift-DR). The last shift occurs on the rising edge of TCK upon which the TAP controller exits the Shift-DR state.

#### Exit1-DR, Exit2-DR

The Exit1-DR and Exit2-DR states are temporary states used to end a data register scan. It is possible to return to the Shift-DR state from either Exit1-DR or Exit2-DR without recapturing the data register.

On the first falling edge of TCK after entry to Exit1-DR, TDO goes from the active state to the high-impedance state.

#### Pause-DR

No specific function is performed in the stable Pause-DR state, in which the TAP controller can remain indefinitely. The Pause-DR state provides the capability of suspending and resuming data register scan operations without loss of data.

#### **Update-DR**

If the current instruction calls for the selected data register to be updated with current data, such update occurs on the falling edge of TCK following entry to the Update-DR state.

#### Capture-IR

When an instruction register scan is selected, the TAP controller must pass through the Capture-IR state. In the Capture-IR state, the instruction register captures its current status value. This capture operation occurs on the rising edge of TCK upon which the TAP controller exits the Capture-IR state.

For the 'ABT18504, the status value loaded in the Capture-IR state is the fixed binary value 10000001.

#### Shift-IR

Upon entry to the Shift-IR state, the instruction register is placed in the scan path between TDI and TDO and, on the first falling edge of TCK, TDO goes from the high-impedance state to an active state. TDO enables to the logic level present in the least significant bit of the instruction register.

While in the stable Shift-IR state, instruction data is serially shifted through the instruction register on each TCK cycle. The first shift occurs on the first rising edge of TCK after entry to the Shift-IR state (i.e., no shifting occurs during the TCK cycle in which the TAP controller changes from Capture-IR to Shift-IR or from Exit2-IR to Shift-IR). The last shift occurs on the rising edge of TCK upon which the TAP controller exits the Shift-IR state.

#### Exit1-IR, Exit2-IR

The Exit1-IR and Exit2-IR states are temporary states used to end an instruction register scan. It is possible to return to the Shift-IR state from either Exit1-IR or Exit2-IR without recapturing the instruction register.

On the first falling edge of TCK after entry to Exit1-IR, TDO goes from the active state to the high-impedance state.



#### state diagram description (continued)

#### Pause-IR

No specific function is performed in the stable Pause-IR state, in which the TAP controller can remain indefinitely. The Pause-IR state provides the capability of suspending and resuming instruction register scan operations without loss of data.

#### **Update-IR**

The current instruction is updated and takes effect on the falling edge of TCK following entry to the Update-IR state.

#### register overview

With the exception of the bypass and device identification registers, any test register can be thought of as a serial shift register with a shadow latch on each bit. The bypass and device identification registers differ in that they contain only a shift register. During the appropriate capture state (Capture-IR for instruction register, Capture-DR for data registers), the shift register may be parallel loaded from a source specified by the current instruction. During the appropriate shift state (Shift-IR or Shift-DR), the contents of the shift register are shifted out from TDO while new contents are shifted in at TDI. During the appropriate update state (Update-IR or Update-DR), the shadow latches are updated from the shift register.

#### instruction register description

The instruction register (IR) is eight bits long and is used to tell the device what instruction is to be executed. Information contained in the instruction includes the mode of operation (either normal mode, in which the device performs its normal logic function, or test mode, in which the normal logic function is inhibited or altered), the test operation to be performed, which of the four data registers is to be selected for inclusion in the scan path during data register scans, and the source of data to be captured into the selected data register during Capture-DR.

Table 4 lists the instructions supported by the 'ABT18504. The even-parity feature specified for SCOPE™ devices is supported in this device. Bit 7 of the instruction opcode is the parity bit. Any instructions that are defined for SCOPE™ devices but are not supported by this device default to BYPASS.

During Capture-IR, the IR captures the binary value 10000001. As an instruction is shifted in, this value will be shifted out via TDO and can be inspected as verification that the IR is in the scan path. During Update-IR, the value that has been shifted into the IR is loaded into shadow latches. At this time, the current instruction is updated and any specified mode change takes effect. At power up or in the Test-Logic-Reset state, the IR is reset to the binary value 10000001, which selects the IDCODE instruction.

The instruction register order of scan is illustrated in Figure 2.



Figure 2. Instruction Register Order of Scan



#### data register description

#### boundary-scan register

The boundary-scan register (BSR) is 88 bits long. It contains one boundary-scan cell (BSC) for each normal-function input pin and two BSCs for each normal-function I/O pin (one for input data and one for output data). The BSR is used 1) to store test data that is to be applied internally to the inputs of the normal on-chip logic and/or externally to the device output pins, and/or 2) to capture data that appears internally at the outputs of the normal on-chip logic and/or externally at the device input pins.

The source of data to be captured into the BSR during Capture-DR is determined by the current instruction. The contents of the BSR can change during Run-Test/Idle as determined by the current instruction. At power up or in Test-Logic-Reset, the value of each BSC is reset to logic 0 except BSCs 87–86, which are reset to logic 1.

The boundary-scan register order of scan is from TDI through bits 87–0 to TDO. Table 1 shows the boundary-scan register bits and their associated device pin signals.

**BSR BIT DEVICE BSR BIT DEVICE BSR BIT DEVICE BSR BIT** DEVICE **BSR BIT DEVICE NUMBER SIGNAL NUMBER SIGNAL NUMBER SIGNAL NUMBER SIGNAL** NUMBER **SIGNAL** 87 **OEAB** 79 A20-I 59 A20-O 39 B20-I 19 B20-O 86 **OEBA** 78 A19-I 58 A19-O 38 B19-I 18 B19-O CLKAB 77 A18-I 57 A18-O B18-O 85 37 B18-I 17 76 84 **CLKBA** A17-I 56 A17-O 36 B17-I 16 B17-O 83 **CLKENAB** 75 A16-I 55 A16-O 35 B16-I 15 B16-O 82 CLKENBA 74 A15-I 54 A15-O 34 B15-I 14 B15-O 81 **LEAB** 73 A14-I 53 A14-O 33 B14-I 13 B14-0 LEBA 72 A13-I 52 A13-O 32 B13-I 12 B13-O 80 71 A12-I 51 A12-O 31 B12-I 11 B12-O 70 A11-I 50 A11-O 30 B11-I 10 B11-O A10-I 49 9 69 A10-O 29 B10-I B10-O 48 28 68 A9-I A9-O B9-I 8 B9-O 27 7 67 A8-I 47 A8-O B8-I B8-O 66 A7-I 46 A7-O 26 B7-I 6 B7-O 65 A6-I 45 A6-O 25 B6-I 5 B6-O 64 A5-I 44 A5-O 24 B5-I 4 B5-O 63 A4-I 43 A4-O 23 B4-I 3 B4-O 62 A3-I 42 A3-O 22 B3-I 2 B3-O 61 A2-I A2-O B2-I B2-O 41 21 1 60 A1-I 40 A1-O 20 B1-I 0 B1-O

Table 1. Boundary-Scan Register Configuration

## boundary-control register

The boundary-control register (BCR) is 23 bits long. The BCR is used in the context of the RUNT instruction to implement additional test operations not included in the basic SCOPE™ instruction set. Such operations include pseudo-random pattern generation (PRPG), parallel signature analysis (PSA) with input masking, and binary count up (COUNT). Table 5 shows the test operations that are decoded by the BCR.



## data register description (continued)

14

13

The boundary-control register order of scan is from TDI through bits 22–0 to TDO. Table 2 shows the boundary-control register bits and their associated test control signals.

**TEST TEST TEST BCR BIT BCR BIT BCR BIT** CONTROL CONTROL CONTROL **NUMBER NUMBER NUMBER SIGNAL SIGNAL SIGNAL** 22 MASK20 12 MASK10 2 OPCODE2 21 MASK9 1 OPCODE1 MASK19 11 10 MASK8 OPCODE0 20 MASK18 0 19 9 MASK17 MASK7 18 MASK16 8 MASK6 17 MASK15 7 MASK5 6 16 MASK14 MASK4 5 MASK3 15 MASK13

4

3

**Table 2. Boundary Control Register Configuration** 

#### bypass register

The bypass register is a one-bit scan path that can be selected to shorten the length of the system scan path, thereby reducing the number of bits per test pattern that must be applied to complete a test operation.

MASK2

MASK1

During Capture-DR, the bypass register captures a logic 0.

MASK12

MASK11

The bypass register order of scan is illustrated in Figure 3.



Figure 3. Bypass Register Order of Scan

#### device identification register

The device identification register (IDR) is 32 bits long. It can be selected and read to identify the manufacturer, part number, and version of this device.

During Capture-DR, the binary value 000000000000000111000000101111 (0000702F, hex) is captured in the device identification register to identify this device as Texas Instruments SN54/74ABT18504, version 0.

The device identification register order of scan is from TDO through bits 31–0 to TDO. Table 3 shows the device identification register bits and their significance.



**Table 3. Device Identification Register Configuration** 

| IDR BIT<br>NUMBER | IDENTIFICATION<br>SIGNIFICANCE | IDR BIT<br>NUMBER | IDENTIFICATION<br>SIGNIFICANCE | IDR BIT<br>NUMBER | IDENTIFICATION<br>SIGNIFICANCE |
|-------------------|--------------------------------|-------------------|--------------------------------|-------------------|--------------------------------|
| 31                | VERSION3                       | 27                | PARTNUMBER15                   | 11                | MANUFACTURER10 <sup>†</sup>    |
| 30                | VERSION2                       | 26                | PARTNUMBER14                   | 10                | MANUFACTURER09 <sup>†</sup>    |
| 29                | VERSION1                       | 25                | PARTNUMBER13                   | 9                 | MANUFACTURER08 <sup>†</sup>    |
| 28                | VERSION0                       | 24                | PARTNUMBER12                   | 8                 | MANUFACTURER07 <sup>†</sup>    |
|                   | _                              | 23                | PARTNUMBER11                   | 7                 | MANUFACTURER06 <sup>†</sup>    |
|                   |                                | 22                | PARTNUMBER10                   | 6                 | MANUFACTURER05 <sup>†</sup>    |
|                   |                                | 21                | PARTNUMBER09                   | 5                 | MANUFACTURER04 <sup>†</sup>    |
| _                 | _                              | 20                | PARTNUMBER08                   | 4                 | MANUFACTURER03 <sup>†</sup>    |
| _                 |                                | 19                | PARTNUMBER07                   | 3                 | MANUFACTURER02 <sup>†</sup>    |
|                   | _                              | 18                | PARTNUMBER06                   | 2                 | MANUFACTURER01 <sup>†</sup>    |
| _                 | _                              | 17                | PARTNUMBER05                   | 1                 | MANUFACTURER00 <sup>†</sup>    |
|                   |                                | 16                | PARTNUMBER04                   | 0                 | LOGIC1 <sup>†</sup>            |
|                   |                                | 15                | PARTNUMBER03                   |                   | _                              |
|                   |                                | 14                | PARTNUMBER02                   | _                 | _                              |
| _                 |                                | 13                | PARTNUMBER01                   | _                 | _                              |
| _                 |                                | 12                | PARTNUMBER00                   | _                 | _                              |

T Note that for TI products, bits 11 – 0 of the device identification register always contains the binary value 000000101111 (02F, hex).

**Table 4. Instruction Register Opcodes** 

| $\begin{array}{c} BINARY \ CODE^{\dagger} \\ BIT \ 7 \to BIT \ 0 \\ MSB \to LSB \end{array}$ | SCOPE OPCODE        | DESCRIPTION                        | SELECTED DATA<br>REGISTER | MODE          |
|----------------------------------------------------------------------------------------------|---------------------|------------------------------------|---------------------------|---------------|
| 00000000                                                                                     | EXTEST              | Boundary scan                      | Boundary scan             | Test          |
| 10000001                                                                                     | IDCODE              | Identification read                | Device identification     | Normal        |
| 10000010                                                                                     | SAMPLE/PRELOAD      | Sample boundary                    | Boundary scan             | Normal        |
| 00000011                                                                                     | INTEST              | Boundary scan                      | Boundary scan             | Test          |
| 10000100                                                                                     | BYPASS‡             | Bypass scan                        | Bypass                    | Normal        |
| 00000101                                                                                     | BYPASS <sup>‡</sup> | Bypass scan                        | Bypass                    | Normal        |
| 00000110                                                                                     | HIGHZ               | Control boundary to high impedance | Bypass                    | Modified test |
| 10000111                                                                                     | CLAMP               | Control boundary to 1/0            | Bypass                    | Test          |
| 10001000                                                                                     | BYPASS‡             | Bypass scan                        | Bypass                    | Normal        |
| 00001001                                                                                     | RUNT                | Boundary run test                  | Bypass                    | Test          |
| 00001010                                                                                     | READBN              | Boundary read                      | Boundary scan             | Normal        |
| 10001011                                                                                     | READBT              | Boundary read                      | Boundary scan             | Test          |
| 00001100                                                                                     | CELLTST             | Boundary self test                 | Boundary scan             | Normal        |
| 10001101                                                                                     | TOPHIP              | Boundary toggle outputs            | Bypass                    | Test          |
| 10001110                                                                                     | SCANCN              | Boundary-control register scan     | Boundary control          | Normal        |
| 00001111                                                                                     | SCANCT              | Boundary-control register scan     | Boundary control          | Test          |
| All others                                                                                   | BYPASS              | Bypass scan                        | Bypass                    | Normal        |

<sup>†</sup> Bit 7 is used to maintain even parity in the 8-bit instruction.



<sup>&</sup>lt;sup>‡</sup> The BYPASS instruction is executed in lieu of a SCOPE™ instruction that is not supported in the 'ABT18504.

## instruction register opcode description

The instruction register opcodes are shown in Table 4. The following descriptions detail the operation of each instruction.

#### boundary scan

This instruction conforms to the IEEE Standard 1149.1-1990 EXTEST and INTEST instructions. The boundary-scan register is selected in the scan path. Data appearing at the device input pins is captured in the input BSCs, while data appearing at the outputs of the normal on-chip logic is captured in the output BSCs. Data scanned into the input BSCs is applied to the inputs of the normal on-chip logic, while data scanned into the output BSCs is applied to the device output pins. The device operates in the test mode.

#### bypass scan

This instruction conforms to the IEEE Standard 1149.1-1990 BYPASS instruction. The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. The device operates in the normal mode.

#### sample boundary

This instruction conforms to the IEEE Standard 1149.1-1990 SAMPLE/PRELOAD instruction. The boundary-scan register is selected in the scan path. Data appearing at the device input pins is captured in the input BSCs, while data appearing at the outputs of the normal on-chip logic is captured in the output BSCs. The device operates in the normal mode.

#### control boundary to high impedance

This instruction conforms to the IEEE P1149.1A HIGHZ instruction. The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. The device operates in a modified test mode in which all device I/O pins are placed in the high-impedance state, the device input pins remain operational, and the normal on-chip logic function is performed.

#### control boundary to 1/0

This instruction conforms to the IEEE P1149.1A CLAMP instruction. The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. Data in the input BSCs is applied to the inputs of the normal on-chip logic, while data in the output BSCs is applied to the device output pins. The device operates in the test mode.

#### boundary run test

The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. The device operates in the test mode. The test operation specified in the boundary-control register is executed during Run-Test/Idle. The five test operations decoded by the boundary-control register are: sample inputs/toggle outputs (TOPSIP), pseudo-random pattern generation (PRPG), parallel signature analysis (PSA), simultaneous PSA and PRPG (PSA/PRPG), and simultaneous PSA and binary count up (PSA/COUNT).

#### boundary read

The boundary-scan register is selected in the scan path. The value in the boundary-scan register remains unchanged during Capture-DR. This instruction is useful for inspecting data after a PSA operation.

#### boundary self test

The boundary-scan register is selected in the scan path. All BSCs capture the inverse of their current values during Capture-DR. In this way, the contents of the shadow latches can be read out to verify the integrity of both shift register and shadow latch elements of the boundary-scan register. The device operates in the normal mode.



## SN54ABT18504, SN74ABT18504 SCAN TEST DEVICES WITH 20-BIT UNIVERSAL BUS TRANSCEIVERS

SCBS108B - AUGUST 1992 - REVISED JUNE 1993

#### instruction register opcode description (continued)

#### boundary toggle outputs

The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. Data in the shift-register elements of the selected output BSCs is toggled on each rising edge of TCK in Run-Test/Idle, updated in the shadow latches, and applied to the associated device output pins on each falling edge of TCK in Run-Test/Idle. Data in the selected input BSCs remains constant and is applied to the inputs of the normal on-chip logic. Data appearing at the device input pins is not captured in the input BSCs. The device operates in the test mode.

#### boundary-control register scan

The boundary-control register is selected in the scan path. The value in the boundary-control register remains unchanged during Capture-DR. This operation must be performed prior to a boundary run test operation in order to specify which test operation is to be executed.

| $\begin{array}{c} \textbf{BINARY CODE} \\ \textbf{BIT 2} \rightarrow \textbf{BIT 0} \\ \textbf{MSB} \rightarrow \textbf{LSB} \end{array}$ | DESCRIPTION                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| X00                                                                                                                                       | Sample inputs/toggle outputs (TOPSIP)                        |
| X01                                                                                                                                       | Pseudo-random pattern generation/40-bit mode (PRPG)          |
| X10                                                                                                                                       | Parallel signature analysis/40-bit mode (PSA)                |
| 011                                                                                                                                       | Simultaneous PSA and PRPG/20-bit mode (PSA/PRPG)             |
| 111                                                                                                                                       | Simultaneous PSA and binary count up/20-bit mode (PSA/COUNT) |

**Table 5. Boundary-Control Register Opcodes** 

## boundary-control register opcode description

The boundary-control register opcodes are decoded from BCR bits 2-0 as shown in Table 5. The selected test operation is performed while the RUNT instruction is executed in the Run-Test/Idle state. The following descriptions detail the operation of each BCR instruction and illustrate the associated PSA and PRPG algorithms.

In general, while the control input BSCs (bits 87–80) are not included in the toggle, PSA, PRPG, or COUNT algorithms, the output-enable BSCs (bits 87–86 of the BSR) control the drive state (active or high impedance) of the selected device output pins. These BCR instructions are only valid when the device is operating in one direction of data flow (that is,  $\overline{OEAB} \neq \overline{OEBA}$ ). Otherwise, the bypass instruction is operated.

#### **PSA** input masking

Bits 22–3 of the boundary-control register are used to specify device input pins to be masked from PSA operations. Bit 22 selects masking for device input pin A20 during A-to-B data flow or for device input pin B20 during B-to-A data flow. Bit 3 selects masking for device input pins A1 or B1 during A-to-B or B-to-A data flow, respectively. Bits intermediate to 22 and 3 mask corresponding device input pins in order from most significant to least significant, as indicated in Table 2. When the mask bit which corresponds to a particular device input has a logic 1 value, the device input pin is masked from any PSA operation, meaning that the state of the device input pin is ignored and has no effect on the generated signature. Otherwise, when a mask bit has a logic 0 value, the corresponding device input is not masked from the PSA operation.



## boundary-control register opcode description (continued)

#### sample inputs/toggle outputs (TOPSIP)

Data appearing at the selected device input pins is captured in the shift-register elements of the selected BSCs on each rising edge of TCK. This data is then updated in the shadow latches of the selected input BSCs and applied to the inputs of the normal on-chip logic. Data in the shift-register elements of the selected output BSCs is toggled on each rising edge of TCK and is then updated in the shadow latches and applied to the associated device output pins on each falling edge of TCK.

#### pseudo-random pattern generation (PRPG)

A pseudo-random pattern is generated in the shift-register elements of the selected BSCs on each rising edge of TCK, updated in the shadow latches, and applied to the associated device output pins on each falling edge of TCK. This data is also updated in the shadow latches of the selected input BSCs and applied to the inputs of the normal on-chip logic. Figures 4 and 5 illustrate the 40-bit linear-feedback shift-register algorithms through which the patterns are generated. An initial seed value should be scanned into the boundary-scan register prior to performing this operation. A seed value of all zeroes will not produce additional patterns.



Figure 4. 40-Bit PRPG Configuration (OEAB = 0, OEBA = 1)



Figure 5. 40-Bit PRPG Configuration ( $\overline{OEAB} = 1$ ,  $\overline{OEBA} = 0$ )

## boundary-control register opcode description (continued)

#### parallel signature analysis (PSA)

Data appearing at the selected device input pins is compressed into a 40-bit parallel signature in the shift-register elements of the selected BSCs on each rising edge of TCK. This data is updated in the shadow latches of the selected input BSCs and applied to the inputs of the normal on-chip logic. Data in the shadow latches of the selected output BSCs remains constant and is applied to the device outputs. Figures 6 and 7 illustrate the 40-bit linear-feedback shift-register algorithms through which the signature is generated. An initial seed value should be scanned into the boundary-scan register prior to performing this operation.



Figure 6. 40-Bit PSA Configuration ( $\overline{OEAB} = 0$ ,  $\overline{OEBA} = 1$ )



Figure 7. 40-Bit PSA Configuration ( $\overline{OEAB} = 1$ ,  $\overline{OEBA} = 0$ )

## boundary-control register opcode description (continued)

#### simultaneous PSA and PRPG (PSA/PRPG)

Data appearing at the selected device input pins is compressed into a 20-bit parallel signature in the shift-register elements of the selected input BSCs on each rising edge of TCK. This data is updated in the shadow latches of the selected input BSCs and applied to the inputs of the normal on-chip logic. At the same time, a 20-bit pseudo-random pattern is generated in the shift-register elements of the selected output BSCs on each rising edge of TCK, updated in the shadow latches, and applied to the associated device output pins on each falling edge of TCK. Figures 8 and 9 illustrate the 20-bit linear-feedback shift-register algorithms through which the signature and patterns are generated. An initial seed value should be scanned into the boundary-scan register prior to performing this operation. A seed value of all zeroes will not produce additional patterns.



Figure 8. 20-Bit PSA/PRPG Configuration ( $\overline{OEAB} = 0$ ,  $\overline{OEBA} = 1$ )

B20-I B19-I B18-I B17-I B16-I B15-I B14-I B13-I B12-I B11-I (+)B7-I B5-I B10-I B9-I B8-I B6-I B3-I B2-I B1-I A20-O A19-O A18-O A17-0 A16-O A15-O A14-0 A13-0 A12-O A11-0



## boundary-control register opcode description (continued)

#### simultaneous PSA and binary count up (PSA/COUNT)

Data appearing at the selected device input pins is compressed into a 20-bit parallel signature in the shift-register elements of the selected input BSCs on each rising edge of TCK. This data is updated in the shadow latches of the selected input BSCs and applied to the inputs of the normal on-chip logic. At the same time, a 20-bit binary count-up pattern is generated in the shift-register elements of the selected output BSCs on each rising edge of TCK, updated in the shadow latches, and applied to the associated device output pins on each falling edge of TCK. Figures 10 and 11 illustrate the 20-bit linear-feedback shift-register algorithms through which the signature is generated. An initial seed value should be scanned into the boundary-scan register prior to performing this operation.



Figure 10. 20-Bit PSA/COUNT Configuration ( $\overline{OEAB} = 0$ ,  $\overline{OEBA} = 1$ )



Figure 11. 20-Bit PSA/COUNT Configuration (OEAB = 1, OEBA = 0)

## timing description

All test operations of the 'ABT18504 are synchronous to the test clock (TCK). Data on the TDI, TMS, and normal-function inputs is captured on the rising edge of TCK. Data appears on the TDO and normal-function output pins on the falling edge of TCK. The TAP controller is advanced through its states (as illustrated in Figure 1) by changing the value of TMS on the falling edge of TCK and then applying a rising edge to TCK.

A simple timing example is illustrated in Figure 12. In this example, the TAP controller begins in the Test-Logic-Reset state and is advanced through its states as necessary to perform one instruction register scan and one data register scan. While in the Shift-IR and Shift-DR states, TDI is used to input serial data, and TDO is used to output serial data. The TAP controller is then returned to the Test-Logic-Reset state. Table 6 explains the operation of the test circuitry during each TCK cycle.

**Table 6. Explanation of Timing Example** 

| TCK<br>CYCLE(S) | TAP STATE<br>AFTER TCK | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1               | Test-Logic-Reset       | TMS is changed to a logic 0 value on the falling edge of TCK to begin advancing the TAP controller toward the desired state.                                                                                                                                                                                                                                                                                                                                                |
| 2               | Run-Test/Idle          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3               | Select-DR-Scan         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4               | Select-IR-Scan         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5               | Capture-IR             | The IR captures the 8-bit binary value 10000001 on the rising edge of TCK as the TAP controller exits the Capture-IR state.                                                                                                                                                                                                                                                                                                                                                 |
| 6               | Shift-IR               | TDO becomes active and TDI is made valid on the falling edge of TCK. The first bit is shifted into the TAP on the rising edge of TCK as the TAP controller advances to the next state.                                                                                                                                                                                                                                                                                      |
| 7–13            | Shift-IR               | One bit is shifted into the IR on each TCK rising edge. With TDI held at a logic 1 value, the 8-bit binary value 11111111 is serially scanned into the IR. At the same time, the 8-bit binary value 10000001 is serially scanned out of the IR via TDO. In TCK cycle 13, TMS is changed to a logic 1 value to end the instruction register scan on the next TCK cycle. The last bit of the instruction is shifted as the TAP controller advances from Shift-IR to Exit1-IR. |
| 14              | Exit1-IR               | TDO becomes inactive (goes to the high-impedance state) on the falling edge of TCK.                                                                                                                                                                                                                                                                                                                                                                                         |
| 15              | Update-IR              | The IR is updated with the new instruction (BYPASS) on the falling edge of TCK.                                                                                                                                                                                                                                                                                                                                                                                             |
| 16              | Select-DR-Scan         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 17              | Capture-DR             | The bypass register captures a logic 0 value on the rising edge of TCK as the TAP controller exits the Capture-DR state.                                                                                                                                                                                                                                                                                                                                                    |
| 18              | Shift-DR               | TDO becomes active and TDI is made valid on the falling edge of TCK. The first bit is shifted into the TAP on the rising edge of TCK as the TAP controller advances to the next state.                                                                                                                                                                                                                                                                                      |
| 19-20           | Shift-DR               | The binary value 101 is shifted in via TDI, while the binary value 010 is shifted out via TDO.                                                                                                                                                                                                                                                                                                                                                                              |
| 21              | Exit1-DR               | TDO becomes inactive (goes to the high-impedance state) on the falling edge of TCK.                                                                                                                                                                                                                                                                                                                                                                                         |
| 22              | Update-DR              | In general, the selected data register is updated with the new data on the falling edge of TCK.                                                                                                                                                                                                                                                                                                                                                                             |
| 23              | Select-DR-Scan         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 24              | Select-IR-Scan         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 25              | Test-Logic-Reset       | Test operation completed                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



Figure 12. Timing Example

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, V <sub>CC</sub>                                                    | 0.5 V to 7 V   |
|------------------------------------------------------------------------------------------|----------------|
| Input voltage range, V <sub>I</sub> (except I/O ports) (see Note 1)                      | 0.5 V to 7 V   |
| Input voltage range, V <sub>I</sub> (I/O ports) (see Note 1)                             | 0.5 V to 5.5 V |
| Voltage range applied to any output in the high state or power-off state, V <sub>O</sub> | 0.5 V to 5.5 V |
| Current into any output in the low state, I <sub>O</sub> : SN54ABT18504                  | 96 mA          |
| SN74ABT18504                                                                             | 128 mA         |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                | –18 mA         |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)                               | –50 mA         |
| Continuous current through V <sub>CC</sub>                                               | 576 mA         |
| Continuous current through GND                                                           | 1152 mA        |
| Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 2)           | 885 mW         |
| Storage temperature range                                                                | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings can be exceeded if the input and output clamp-current ratings are observed.



<sup>2.</sup> For the SN74ABT18504 (PM package), the power derating factor for ambient temperatures greater than 55°C is -10.5 mW/°C.

## recommended operating conditions (see Note 3)

|                 |                                    | SN54AB | T18504 | SN74AB | UNIT |      |
|-----------------|------------------------------------|--------|--------|--------|------|------|
|                 |                                    | MIN    | MAX    | MIN    | MAX  | UNIT |
| Vcc             | Supply voltage                     | 4.5    | 5.5    | 4.5    | 5.5  | V    |
| VIH             | High-level input voltage           | 2      | Ŋ      | 2      |      | V    |
| V <sub>IL</sub> | Low-level input voltage            | 0.8    |        |        | 0.8  | V    |
| VI              | Input voltage                      | 0      | Vcc    | 0      | Vcc  | V    |
| loh             | High-level output current          | 40     | -24    |        | -32  | mA   |
| IOL             | Low-level output current           | 20     | 48     |        | 64   | mA   |
| Δt/Δν           | Input transition rise or fall rate | 9      | 10     |        | 10   | ns/V |
| TA              | Operating free-air temperature     | -55    | 125    | -40    | 85   | °C   |

NOTE 3: Unused or floating pins (input or I/O) must be held high or low.

## SN54ABT18504, SN74ABT18504 SCAN TEST DEVICES WITH 20-BIT UNIVERSAL BUS TRANSCEIVERS

SCBS108B - AUGUST 1992 - REVISED JUNE 1993

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED          | TEST CONDITIONS                                                                    |                                  |                                    | Т   | A = 25°0 | :     | SN54AB | T18504 | SN74AB | T18504 | UNIT |
|--------------------|------------------------------------------------------------------------------------|----------------------------------|------------------------------------|-----|----------|-------|--------|--------|--------|--------|------|
| PARAMETER          | 1531                                                                               | CONDITI                          | UNS                                | MIN | TYP†     | MAX   | MIN    | MAX    | MIN    | MAX    | UNII |
| VIK                | $V_{CC} = 4.5 \text{ V},$                                                          | I <sub>I</sub> = -18 r           | mA                                 |     |          | -1.2  |        | -1.2   |        | -1.2   | V    |
|                    | $V_{CC} = 4.5 \text{ V},$                                                          | I <sub>OH</sub> = - 3            | 3 mA                               | 2.5 |          |       | 2.5    |        | 2.5    |        |      |
| \/a                | $V_{CC} = 5 V$ ,                                                                   | I <sub>OH</sub> = -3             | 3 mA                               | 3   |          |       | 3      |        | 3      |        | V    |
| VOH                | $V_{CC} = 4.5 \text{ V},$                                                          | I <sub>OH</sub> = - 3            | 24 mA                              | 2   |          |       | 2      |        |        |        | v    |
|                    | $V_{CC} = 4.5 \text{ V},$                                                          | I <sub>OH</sub> = -              | 32 mA                              | 2‡  |          |       |        |        | 2      |        |      |
| VOL                | V <sub>CC</sub> = 4.5 V                                                            | I <sub>OL</sub> = 48             | mA                                 |     |          | 0.55  |        | 0.55   |        |        | V    |
| VOL                | VCC = 4.5 V                                                                        | I <sub>OL</sub> = 64             | mA                                 |     |          | 0.55‡ |        |        |        | 0.55   | v    |
| Iį                 | $V_{CC} = 5.5 \text{ V},$<br>$V_{I} = V_{CC} \text{ or GND}$                       |                                  | CLK <u>, CLKEN,</u><br>LE, OE, TCK |     |          | ±1    |        | ±1     |        | ±1     | μΑ   |
| ·                  | AL = ACC OLGIAD                                                                    |                                  | A or B ports                       |     |          | ±100  |        | ±100   |        | ±100   |      |
| lін                | $V_{CC} = 5.5 \text{ V},$<br>$V_{I} = V_{CC}$                                      |                                  | TDI, TMS                           |     |          | 10    |        | 10     |        | 10     | μΑ   |
| IIL                | V <sub>CC</sub> = 5.5 V,<br>V <sub>I</sub> = GND                                   |                                  | TDI, TMS                           |     |          | -150  |        | -150   |        | -150   | μΑ   |
| I <sub>OZH</sub> § | $V_{CC} = 5.5 \text{ V},$                                                          | V <sub>O</sub> = 2.7             | V                                  |     |          | 50    | 4      | 50     |        | 50     | μΑ   |
| I <sub>OZL</sub> § | $V_{CC} = 5.5 \text{ V},$                                                          | V <sub>O</sub> = 0.5             | V                                  |     |          | -50   | ,<br>, | -50    |        | -50    | μΑ   |
| IOZPU              | $V_{CC} = 0 \text{ to } 2 \text{ V},$<br>$V_{O} = 2.7 \text{ V or } 0.5 \text{ V}$ | /                                | <del>OE</del> = 0.8 V              |     |          | ±50   | 7905   | ±50    |        | ±50    | μΑ   |
| IOZPD              | V <sub>C</sub> C = 0 to 2 V,<br>V <sub>O</sub> = 2.7 V or 0.5 \                    | /                                | <del>OE</del> = 0.8 V              |     |          | ±50   | Q.     | ±50    |        | ±50    | μΑ   |
| l <sub>off</sub>   | $V_{CC} = 0$ ,                                                                     | V <sub>I</sub> or V <sub>O</sub> | ≤ 4.5 V                            |     |          | ±100  |        | ±450   |        | ±100   | μΑ   |
| ICEX               | V <sub>CC</sub> = 5.5 V,<br>V <sub>O</sub> = 5.5 V                                 |                                  | Outputs high                       |     |          | 50    |        | 50     |        | 50     | μΑ   |
| ΙΟ <sup>¶</sup>    | $V_{CC} = 5.5 \text{ V},$                                                          | V <sub>O</sub> = 2.5             | V                                  | -50 | -110     | -200  | -50    | -200   | -50    | -200   | mA   |
|                    | $V_{CC} = 5.5 \text{ V},$                                                          |                                  | Outputs high                       |     | 3.5      | 5.5   |        | 5.5    |        | 5.5    |      |
| ICC                | $I_{O} = 0$ ,                                                                      | A or B<br>ports                  | Outputs low                        |     | 36       | 40    |        | 40     |        | 40     | mA   |
|                    | $V_I = V_{CC}$ or GND                                                              | porto                            | Outputs disabled                   |     | 2.9      | 5     |        | 5      |        | 5      |      |
| ∆l <sub>CC</sub> # | $V_{CC} = 5.5 \text{ V},$<br>Other inputs at $V_{CC}$                              |                                  | ut at 3.4 V,                       |     |          | 50    |        | 50     |        | 50     | μΑ   |
| C <sub>i</sub>     | V <sub>I</sub> = 2.5 V or 0.5 V                                                    |                                  | Control inputs                     |     | 3        |       |        |        |        |        | pF   |
| C <sub>io</sub>    | $V_0 = 2.5 \text{ V or } 0.5 \text{ V}$                                            | /                                | A or B ports                       |     | 10       |       |        |        |        |        | pF   |
| Co                 | $V_0 = 2.5 \text{ V or } 0.5 \text{ V}$                                            | /                                | TDO                                |     | 8        |       |        |        |        |        | pF   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ .



<sup>‡</sup> On products compliant to MIL-STD-883, Class B, this parameter does not apply.

 $<sup>\</sup>S$  For I/O ports, the parameters IOZH and IOZL include the input leakage current.

<sup>¶</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

<sup>#</sup>This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND.

## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (normal mode) (see Figure 13)

|                 |                  |                                    |                                  | SN54AB   | T18504 | SN74AB | T18504 | UNIT |    |
|-----------------|------------------|------------------------------------|----------------------------------|----------|--------|--------|--------|------|----|
|                 |                  |                                    |                                  | MIN      | MAX    | MIN    | MAX    | ONII |    |
| fclock          | Clock frequency, | CLKAB or CLKBA                     |                                  | 0        | 100    | 0      | 100    | MHz  |    |
|                 | Pulse duration   | CLKAB or CLKBA high or low         |                                  | 4        |        | 4      |        |      |    |
| t <sub>W</sub>  | Pulse duration   | LEAB or LEBA                       | CLK high or low                  | 3.5      | 3      | 3.5    |        | ns   |    |
|                 |                  | A before CLKAB↑ or B before CLKBA↑ | rfore CLKAB↑ or B before CLKBA↑  |          | Z      | 4      |        |      |    |
|                 | Catum time a     | Catus time                         | A before LEAB↓ or B before LEBA↓ | CLK high | 3.5    | PA     | 3.5    |      | ns |
| t <sub>su</sub> | Setup time       | A Delote LEAD VOLD Delote LEDAV    | CLK low                          | 2        |        | 2      |        | 115  |    |
|                 |                  | CLKEN before CLK↑                  | -                                | 4        |        | 4      |        | ]    |    |
|                 |                  | A after CLKAB↑ or B after CLKBA↑   |                                  | 00       |        | 0      |        |      |    |
| th              | Hold time        | A after LEAB↓ or B after LEBA↓     | CLK high or low                  | 2 2      |        | 2      |        | ns   |    |
|                 |                  | CLKEN after CLK↑                   |                                  |          |        | 0      |        | ]    |    |

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (test mode) (see Figure 13)

|                    |                 |                                  | SN54AB | SN54ABT18504 |     |     | UNIT |
|--------------------|-----------------|----------------------------------|--------|--------------|-----|-----|------|
|                    |                 |                                  | MIN    | MAX          | MIN | MAX | UNII |
| f <sub>clock</sub> | Clock frequency | TCK                              | 0      | 50           | 0   | 50  | MHz  |
| t <sub>W</sub>     | Pulse duration  | TCK high or low                  | 8      |              | 8   |     | ns   |
|                    |                 | A, B, CLK, LE, or OE before TCK↑ | 4.5    | F            | 4.5 |     |      |
| t <sub>su</sub>    | Setup time      | TDI before TCK↑                  | 7.5    | FL           | 7.5 |     | ns   |
|                    |                 | TMS before TCK↑                  | 3,4    | 2            | 3   |     | 1    |
|                    |                 | A, B, CLK, LE, or OE after TCK↑  | 0.5    | ,            | 0.5 |     |      |
| th                 | Hold time       | TDI after TCK↑                   | 0.5    |              | 0.5 |     | ns   |
|                    |                 | TMS after TCK↑                   | 0.5    |              | 0.5 |     |      |
| t <sub>d</sub>     | Delay time      | Power up to TCK↑                 | 50     |              | 50  |     | ns   |
| t <sub>r</sub>     | Rise time       | V <sub>CC</sub> power up         | 1      |              | 1   |     | μs   |

## SN54ABT18504, SN74ABT18504 SCAN TEST DEVICES WITH 20-BIT UNIVERSAL BUS TRANSCEIVERS

SCBS108B - AUGUST 1992 - REVISED JUNE 1993

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (normal mode) (see Figure 13)

| PARAMETER        | FROM TO (INPUT) (OUTPUT) |          |     | CC = 5 V<br>4 = 25°C |     | SN54AB | T18504       | SN74AB | T18504 | UNIT |
|------------------|--------------------------|----------|-----|----------------------|-----|--------|--------------|--------|--------|------|
|                  | (INFOT)                  | (001F01) | MIN | TYP                  | MAX | MIN    | MAX          | MIN    | MAX    |      |
| f <sub>max</sub> | CLKAB or CLKBA           |          | 100 | 130                  |     | 100    |              | 100    |        | MHz  |
| <sup>t</sup> PLH | A or B                   | B or A   | 2   | 3.8                  | 5.2 | 2      | 6.5          | 2      | 6      | ns   |
| <sup>t</sup> PHL | AUIB                     | BULA     | 2   | 3.8                  | 6   | 2      | 7.2          | 2      | 6.5    | 115  |
| <sup>t</sup> PLH | CLKAB or CLKBA           | B or A   | 2.5 | 4.7                  | 6.1 | 2.5    | 7.2          | 2.5    | 6.8    | ns   |
| <sup>t</sup> PHL | CERAD OF CERDA           | BUIA     | 2.5 | 4.7                  | 6   | 2.5    | <b>4</b> 7.1 | 2.5    | 6.5    | 115  |
| <sup>t</sup> PLH | LEAB or LEBA             | B or A   | 2.5 | 4.9                  | 6.4 | 2.5    | 7.5          | 2.5    | 7.1    | ns   |
| <sup>t</sup> PHL | LLAD OF LLDA             | BOIA     | 2.5 | 4.9                  | 6.5 | 2.5    | 7.8          | 2.5    | 7.2    | 115  |
| <sup>t</sup> PZH | OEAB or OEBA             | D or A   | 2   | 4.9                  | 6.3 | 02     | 7.5          | 2      | 7      | ns   |
| t <sub>PZL</sub> | OEAB OF OEBA             | B or A   | 2.5 | 5.6                  | 7.2 | 2.5    | 8.3          | 2.5    | 8      | 115  |
| <sup>t</sup> PHZ | OEAB or OEBA             | B or A   | 3   | 6.1                  | 7.8 | 3      | 9.6          | 3      | 8.8    | ns   |
| tPLZ             | OLAD OF OEBA             | BULK     | 2.5 | 4.8                  | 6.5 | 2.5    | 7.4          | 2.5    | 7.3    | 115  |

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (test mode) (see Figure 13)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |      |      | SN54ABT18504 |            | SN74ABT18504 |      | UNIT |
|------------------|-----------------|----------------|-------------------------------------------------|------|------|--------------|------------|--------------|------|------|
|                  |                 |                | MIN                                             | TYP  | MAX  | MIN          | MAX        | MIN          | MAX  |      |
| f <sub>max</sub> | TCK             |                | 50                                              | 90   |      | 50           |            | 50           |      | MHz  |
| <sup>t</sup> PLH | тск↓            | A or B         | 2.5                                             | 9.1  | 11.5 | 2.5          | 14.5       | 2.5          | 13.5 | ns   |
| <sup>t</sup> PHL |                 |                | 2.5                                             | 9.1  | 11   | 2.5          | 14         | 2.5          | 12.5 |      |
| <sup>t</sup> PLH | тск↓            | TDO            | 2                                               | 3.8  | 5.8  | 2            | Z          | 2            | 6.5  | ns   |
| <sup>t</sup> PHL |                 |                | 2                                               | 3.8  | 6    | 2            | <b>%</b> 7 | 2            | 6.5  |      |
| <sup>t</sup> PZH | тск↓            | A or B         | 4.5                                             | 9.5  | 12   | 4.5          | 14.5       | 4.5          | 13.8 | ns   |
| t <sub>PZL</sub> |                 |                | 5                                               | 10.1 | 13   | 5            | 15         | 5            | 14.5 |      |
| <sup>t</sup> PZH | тск↓            | TDO            | 2.5                                             | 4.6  | 6.2  | 2.5          | 7.5        | 2            | 7    | ns   |
| <sup>t</sup> PZL |                 |                | 3                                               | 5.2  | 7    | 3            | 8          | 3            | 7.5  |      |
| <sup>t</sup> PHZ | тск↓            | A or B         | 4                                               | 11.6 | 15   | 4            | 18         | 4            | 17   | ns   |
| t <sub>PLZ</sub> |                 |                | 3                                               | 11.1 | 14.5 | 3            | 17.5       | 3            | 16   |      |
| <sup>t</sup> PHZ | тск↓            | TDO            | 3                                               | 5.3  | 7.6  | 3            | 9.5        | 3            | 9    | ns   |
| t <sub>PLZ</sub> |                 |                | 3                                               | 5.2  | 6.8  | 3            | 8          | 3            | 7.5  |      |

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_Q = 50 \Omega$ ,  $t_f \leq$  2.5 ns,  $t_f \leq$  2.5 ns.
- C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- D. The outputs are measured one at a time with one transition per measurement.

Figure 13. Load Circuit and Voltage Waveforms

#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated