#### SN64BCT2240 OCTAL BUFFER AND LINE/MOS DRIVER WITH 3-STATE OUTPUTS

SCBS091A - JUNE 1990 - REVISED NOVEMBER 1993

- State-of-the-Art BiCMOS Design Significantly Reduces I<sub>CCZ</sub>
- ESD Protection Exceeds 2000 V Per MIL-STD-883C, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Output Ports Have Equivalent 33-Ω Series Resistors, So No External Resistors Are Required
- High-Impedance State During Power Up and Power Down
- 3-State Buffer-Type Outputs Drive Bus Lines Directly
- Package Options Include Plastic Small-Outline (DW) Packages and Standard Plastic 300-mil DIPs (N)



#### description

The SN64BCT2240 is an inverting octal buffer and line/MOS driver designed specifically to improve both the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters. Taken together with the SN64BCT2241 and SN64BCT2244, these devices provide the choice of selected combinations of inverting outputs, symmetrical  $\overline{OE}$  (active-low output-enable) inputs, and complementary OE and  $\overline{OE}$  inputs. These devices feature high fan-out and improved fan-in.

When the output-enable  $(1\overline{OE} \text{ and } 2\overline{OE})$  inputs are low, the Y outputs reflect the inverse of the data present at the A inputs. When  $1\overline{OE}$  and  $2\overline{OE}$  are high, the outputs are in the high-impedance state. Output-enable  $1\overline{OE}$  affects only the 1Y outputs; output-enable  $2\overline{OE}$  affects only the 2Y outputs.

The outputs, which are designed to source or sink up to 12 mA, include 33- $\Omega$  series resistors to reduce overshoot and undershoot.

The SN64BCT2240 is characterized for operation from -40°C to 85°C and 0°C to 70°C.

### FUNCTION TABLE (each buffer)

| Γ | INP | UTS | OUTPUT |
|---|-----|-----|--------|
| ľ | OE  | Α   | Υ      |
| Γ | L   | Н   | L      |
| l | L   | L   | Н      |
| ı | Н   | X   | Z      |



#### logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

#### schematic of Y outputs



#### logic diagram (positive logic)



2Y4



SCBS091A - JUNE 1990 - REVISED NOVEMBER 1993

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                      | –0.5 V to 7 V                     |
|----------------------------------------------------------------------------|-----------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                           | 0.5 V to 7 V                      |
| Voltage range applied to any output in the disabled or power-off state, VO | 0.5 V to 5.5 V                    |
| Voltage range applied to any output in the high state, VO                  | $\dots$ -0.5 V to V <sub>CC</sub> |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                  | –30 mA                            |
| Current into any output in the low state, IO                               | 60 mA                             |
| Operating free-air temperature range                                       | 40°C to 85°C                      |
| Storage temperature range                                                  | 65°C to 150°C                     |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions (see Note 2)

|                     |                                | MIN | NOM | MAX | UNIT |
|---------------------|--------------------------------|-----|-----|-----|------|
| VCC                 | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| VIH                 | High-level input voltage       | 2   |     |     | V    |
| $V_{IL}$            | Low-level input voltage        |     |     | 0.8 | V    |
| lıK                 | Input clamp current            |     |     | -18 | mA   |
| ЮН                  | High-level output current      |     |     | -12 | mA   |
| loL                 | Low-level output current       |     |     | 12  | mA   |
| Δt/ΔV <sub>CC</sub> | Power-up ramp rate             | 2   |     |     | μs/V |
| TA                  | Operating free-air temperature | -40 |     | 85  | °C   |

NOTE 2: Unused or floating inputs must be held high or low.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST                                      | MIN                                                                           | TYP‡ | MAX  | UNIT |    |
|-----------------|-------------------------------------------|-------------------------------------------------------------------------------|------|------|------|----|
| VIK             | $V_{CC} = 4.5 \text{ V},$                 | I <sub>I</sub> = -18 mA                                                       |      |      | -1.2 | V  |
| Vou             | V <sub>CC</sub> = 4.5 V                   | I <sub>OH</sub> = -1 mA                                                       | 2.4  | 3.3  |      | V  |
| VOH             |                                           | I <sub>OH</sub> = -12 mA                                                      | 2    | 3.1  |      | ٧  |
| Va              | V <sub>CC</sub> = 4.5 V                   | I <sub>OL</sub> = 1 mA                                                        |      | 0.15 | 0.5  | V  |
| VOL             |                                           | I <sub>OL</sub> = 12 mA                                                       |      | 0.15 | 0.8  | ٧  |
| lį              | V <sub>CC</sub> = 5.5 V,                  | V <sub>I</sub> = 7 V                                                          |      |      | 0.1  | mA |
| lіН             | V <sub>CC</sub> = 5.5 V,                  | V <sub>I</sub> = 2.7 V                                                        |      |      | 20   | μΑ |
| Ι <sub>ΙL</sub> | V <sub>CC</sub> = 5.5 V,                  | V <sub>I</sub> = 0.5 V                                                        |      |      | -1   | mA |
| lo=             | V <sub>CC</sub> = 0 to 2.3 V (power up)   | $V_0 = 2.7 \text{ V or } 0.5 \text{ V}, \qquad \overline{OE} = 0.8 \text{ V}$ |      |      | ±50  | ^  |
| loz             | V <sub>CC</sub> = 1.8 V to 0 (power down) | VO = 2.7 V OI 0.5 V, OE = 0.8 V                                               |      |      | ±50  | μΑ |
| lozh            | V <sub>CC</sub> = 5.5 V,                  | V <sub>O</sub> = 2.7 V                                                        |      |      | 50   | μΑ |
| lozL            | $V_{CC} = 5.5 V,$                         | V <sub>O</sub> = 0.5 V                                                        |      |      | -50  | μΑ |
| los§            | V <sub>CC</sub> = 5.5 V,                  | V <sub>O</sub> = 0                                                            | -100 |      | -225 | mA |
| ICCL            | $V_{CC} = 5.5 \text{ V},$                 | Outputs open                                                                  |      | 46   | 76   | mA |
| Iссн            | $V_{CC} = 5.5 \text{ V},$                 | Outputs open                                                                  |      | 19   | 32   | mA |
| Iccz            | V <sub>CC</sub> = 5.5 V,                  | Outputs open                                                                  |      | 6    | 8    | mA |
| C <sub>i</sub>  | V <sub>CC</sub> = 5 V,                    | V <sub>I</sub> = V <sub>CC</sub> or GND                                       |      | 6    |      | pF |
| Co              | V <sub>CC</sub> = 5 V,                    | V <sub>O</sub> = V <sub>CC</sub> or GND                                       |      | 11   |      | pF |

 $<sup>^\</sup>ddagger$  All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

<sup>§</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.



NOTE 1: The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

#### SN64BCT2240 OCTAL BUFFER AND LINE/MOS DRIVER WITH 3-STATE OUTPUTS

SCBS091A - JUNE 1990 - REVISED NOVEMBER 1993

# switching characteristics over recommended range of supply voltage, $C_L$ = 50 pF (unless otherwise noted) (see Note 3)

| PARAMETER        | FROM<br>(INPUT) | TO T<br>(OUTPUT) |      | / <sub>CC</sub> = 5 V,<br>Γ <sub>A</sub> = 25°C |      | T <sub>A</sub> = -40°C<br>to 85°C |      | T <sub>A</sub> = 0°C<br>to 70°C |      | UNIT    |
|------------------|-----------------|------------------|------|-------------------------------------------------|------|-----------------------------------|------|---------------------------------|------|---------|
|                  | (INFOT)         | (001F01)         | MIN  | TYP                                             | MAX  | MIN                               | MAX  | MIN                             | MAX  |         |
| tPLH             | А               | Y                | 0.5  | 3.4                                             | 4.8  | 0.5                               | 6.3  | 0.5                             | 5.7  | ns I    |
| <sup>t</sup> PHL |                 |                  | 0.5  | 2.8                                             | 4    | 0.5                               | 4.6  | 0.5                             | 4.4  |         |
| <sup>t</sup> PZH | ŌĒ              | Y                | 2.6  | 6.2                                             | 8.2  | 2.6                               | 10.1 | 2.6                             | 9.3  | -l ns l |
| t <sub>PZL</sub> |                 |                  | 4.3  | 8.8                                             | 10.9 | 4.3                               | 12.9 | 4.3                             | 12.4 |         |
| <sup>t</sup> PHZ | ŌĒ              | V                | 2    | 5.3                                             | 7.1  | 2                                 | 9.2  | 2                               | 8.7  |         |
| tPLZ             |                 | OE               | OL T | 2.2                                             | 6.7  | 8.5                               | 2.2  | 12.2                            | 2.2  | 10.6    |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated