SCBS082C - FEBRUARY 1991 - REVISED JANUARY 1997

| <ul> <li>Members of the Texas Instruments<br/>Widebus™ Family</li> <li>State-of-the-Art EPIC-IIB™ BiCMOS Design</li> </ul>    | SN54ABT16952 WD PACKAGE<br>SN74ABT16952 DGG OR DL PACKA<br>(TOP VIEW)<br>——— | GE        |
|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------|
| Significantly Reduces Power Dissipation                                                                                       |                                                                              |           |
| <ul> <li>Latch-Up Performance Exceeds 500 mA Per<br/>JEDEC Standard JESD-17</li> </ul>                                        | 1CLKAB 2 55 1CLKBA<br>1CLKENAB 3 54 1CLKENE                                  | <u>3A</u> |
| <ul> <li>Typical V<sub>OLP</sub> (Output Ground Bounce) &lt; 1 V<br/>at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C</li> </ul> | GND                                                                          |           |
| <ul> <li>Distributed V<sub>CC</sub> and GND Pin Configuration<br/>Minimizes High-Speed Switching Noise</li> </ul>             | 1A2 6 51 1B2<br>V <sub>CC</sub> 7 50 V <sub>CC</sub>                         |           |
| <ul> <li>Flow-Through Architecture Optimizes PCB<br/>Layout</li> </ul>                                                        | 1A3 8 49 1B3<br>1A4 9 48 1B4                                                 |           |
| <ul> <li>High-Drive Outputs (-32-mA I<sub>OH</sub>, 64-mA I<sub>OL</sub>)</li> </ul>                                          | 1A5 0 10 47 0 1B5<br>GND 0 11 46 0 GND                                       |           |
| Package Options Include Plastic 300-mil                                                                                       | 1A6 <b>[</b> 12 45 <b>[</b> 1B6                                              |           |
| Shrink Small-Outline (DL) and Thin Shrink<br>Small-Outline (DGG) Packages and 380-mil                                         | 1A7   13 44   1B7<br>1A8   14 43   1B8                                       |           |
| Fine-Pitch Ceramic Flat (WD) Package                                                                                          | 2A1 [] 15 42 [] 2B1                                                          |           |
| Using 25-mil Center-to-Center Spacings                                                                                        | 2A2 🛛 16 41 🖸 2B2                                                            |           |
| description                                                                                                                   | 2A3 17 40 2B3                                                                |           |
| •                                                                                                                             | GND                                                                          |           |
| The 'ABT16952 are 16-bit registered transceivers                                                                              | 2A4 [] 19 38 [] 2B4<br>2A5 [] 20 37 [] 2B5                                   |           |
| that contain two sets of D-type flip-flops for temporary storage of data flowing in either                                    | 2A6 21 36 2B6                                                                |           |

that contain two sets of D-type flip-flops for temporary storage of data flowing in either direction. The 'ABT16952 can be used as two 8-bit transceivers or one 16-bit transceiver. Data on the A or B bus is stored in the registers on the low-to-high transition of the clock (CLKAB or CLKBA) input provided that the clock-enable (CLKENAB or CLKENBA) input is low. Taking the output-enable (OEAB or OEBA) input low accesses the data on either port.

| ZAO                 | <b>4</b> 21 | зо <b>µ</b> 260      |
|---------------------|-------------|----------------------|
| V <sub>CC</sub>     | 22          | 35 🛛 V <sub>CC</sub> |
| 2A7                 | 23          | 34 🛛 2B7             |
| 2A8                 | 24          | 33 🛛 2B8             |
| GND                 | 25          | 32 GND               |
| 2CLKENAB            | 26          | 31 2 2 CLKENBA       |
| 2CLKAB              | 27          | 30 2CLKBA            |
| 2 <mark>0EAB</mark> | 28          | 29 20EBA             |
|                     |             |                      |

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN54ABT16952 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74ABT16952 is characterized for operation from –40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus and EPIC-IIB are trademarks of Texas Instruments Incorporated.

UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1997, Texas Instruments Incorporated

# SN54ABT16952, SN74ABT16952 16-BIT REGISTERED TRANSCEIVERS WITH 3-STATE OUTPUTS SCBS082C - FEBRUARY 1991 - REVISED JANUARY 1997

#### FUNCTION TABLE<sup>†</sup>

|         | OUTPUT     |      |   |                                      |  |  |  |  |  |
|---------|------------|------|---|--------------------------------------|--|--|--|--|--|
| CLKENAB | CLKAB      | OEAB | Α | В                                    |  |  |  |  |  |
| Н       | Х          | L    | Х | в <sub>0</sub> ‡<br>в <sub>0</sub> ‡ |  |  |  |  |  |
| Х       | L          | L    | Х | в <sub>0</sub> ‡                     |  |  |  |  |  |
| L       | $\uparrow$ | L    | L | L                                    |  |  |  |  |  |
| L       | $\uparrow$ | L    | Н | н                                    |  |  |  |  |  |
| Х       | Х          | н    | Х | Z                                    |  |  |  |  |  |

<sup>†</sup> A-to-B data flow is shown; B-to-A data flow is similar, but uses CLKENBA, CLKBA, and OEBA.

‡Level of B before the indicated steady-state input conditions were established



logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



SCBS082C - FEBRUARY 1991 - REVISED JANUARY 1997

#### logic diagram (positive logic)



To Seven Other Channels



SCBS082C - FEBRUARY 1991 - REVISED JANUARY 1997

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                  |                 |
|------------------------------------------------------------------------|-----------------|
| Input voltage range, VI (except I/O ports) (see Note 1)                | –0.5 V to 7 V   |
| Voltage range applied to any output in the high or power-off state, VO | –0.5 V to 5.5 V |
| Current into any output in the low state, IO: SN54ABT16952             | 96 mA           |
| SN74ABT16952                                                           |                 |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)              | –18 mA          |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)             |                 |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): DGG package     |                 |
| DL package                                                             |                 |
| Storage temperature range, T <sub>stg</sub>                            |                 |
|                                                                        |                 |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51.

#### recommended operating conditions (see Note 3)

|                       |                                    |                 |            |     | SN74ABT16952 |     | UNIT |
|-----------------------|------------------------------------|-----------------|------------|-----|--------------|-----|------|
|                       |                                    |                 | MIN        | MAX | MIN          | MAX |      |
| VCC                   | Supply voltage                     |                 | 4.5        | 5.5 | 4.5          | 5.5 | V    |
| VIH                   | High-level input voltage           |                 | 2          | EN  | 2            |     | V    |
| VIL                   | Low-level input voltage            |                 |            | 0.8 |              | 0.8 | V    |
| VI                    | Input voltage                      |                 | 0 0        | Vcc | 0            | VCC | V    |
| ЮН                    | High-level output current          |                 | <i>د</i> 2 | -24 |              | -32 | mA   |
| I <sub>OL</sub>       | Low-level output current           |                 | 202        | 48  |              | 64  | mA   |
| $\Delta t / \Delta v$ | Input transition rise or fall rate | Outputs enabled | 4          | 10  |              | 10  | ns/V |
| TA                    | Operating free-air temperature     |                 | -55        | 125 | -40          | 85  | °C   |

NOTE 3: Unused pins (input or I/O) must be held high or low to prevent them from floating.



SCBS082C - FEBRUARY 1991 - REVISED JANUARY 1997

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                               |                |                                                    |                                  | Т   | A = 25°C | ;     | SN54AB | T16952        | SN74ABT16952 |      |        |  |
|-------------------------------|----------------|----------------------------------------------------|----------------------------------|-----|----------|-------|--------|---------------|--------------|------|--------|--|
| PARAMETER                     |                | TEST CONDITIONS                                    |                                  | MIN | TYP†     | MAX   | MIN    | MAX           | MIN          | MAX  | UNIT   |  |
| VIK                           |                | V <sub>CC</sub> = 4.5 V,                           | lj = -18 mA                      |     |          | -1.2  |        | -1.2          |              | -1.2 | V      |  |
| Maria                         |                | $V_{CC} = 4.5 V,$                                  | I <sub>OH</sub> = -3 mA          | 2.5 |          |       | 2.5    |               | 2.5          |      | V      |  |
|                               |                | $V_{CC} = 5 V,$                                    | I <sub>OH</sub> = -3 mA          | 3   |          |       | 3      |               | 3            |      |        |  |
| ∨он                           |                | V <sub>CC</sub> = 4.5 V                            | I <sub>OH</sub> = -24 mA         | 2   |          |       | 2      |               |              |      | v      |  |
|                               |                | VCC = 4.5 V                                        | I <sub>OH</sub> = -32 mA         | 2*  |          |       |        |               | 2            |      |        |  |
| Vai                           |                | V <sub>CC</sub> = 4.5 V                            | I <sub>OL</sub> = 48 mA          |     |          | 0.55  |        | 0.55          |              |      | 0.55 V |  |
| VOL                           |                | VCC = 4.5 V                                        | I <sub>OL</sub> = 64 mA          |     |          | 0.55* |        |               |              | 0.55 |        |  |
| V <sub>hys</sub>              |                |                                                    |                                  |     | 100      |       |        | 2             |              |      | mV     |  |
| ı.                            | Control inputs | VCC = 5.5 V,                                       |                                  |     |          | ±1    |        | L/±1          |              | ±1   |        |  |
| łı                            | A or B ports   | VCC = 5.5 V,                                       | $V_{I} = V_{CC} \text{ or } GND$ |     |          | ±100  |        | <u>/</u> ±100 |              | ±100 | μA     |  |
| <sup>I</sup> OZH <sup>‡</sup> |                | V <sub>CC</sub> = 5.5 V,                           | V <sub>O</sub> = 2.7 V           |     |          | 50    | 4      | 50            |              | 50   | μA     |  |
| IOZL‡                         |                | V <sub>CC</sub> = 5.5 V,                           | V <sub>O</sub> = 0.5 V           |     |          | -50   | 50     | -50           |              | -50  | μA     |  |
| l <sub>off</sub>              |                | $V_{CC} = 0,$                                      | $V_I$ or $V_O \leq 4.5~V$        |     |          | ±100  | 00     |               |              | ±100 | μA     |  |
| ICEX                          |                | V <sub>CC</sub> = 5.5 V,<br>V <sub>O</sub> = 5.5 V | Outputs high                     |     |          | 50    | PP     | 50            |              | 50   | μA     |  |
| ١٥                            |                | V <sub>CC</sub> = 5.5 V,                           | V <sub>O</sub> = 2.5 V           | -50 | -100     | -200  | -50    | -200          | -50          | -200 | mA     |  |
|                               |                | V <sub>CC</sub> = 5.5 V,                           | Outputs high                     |     |          | 2     |        | 2             |              | 2    |        |  |
| ICC                           | A or B ports   | $I_{O} = 0,$                                       | Outputs low                      |     |          | 35    |        | 35            |              | 35   | mA     |  |
|                               |                | $V_{I} = V_{CC} \text{ or } GND$                   | Outputs disabled                 |     |          | 2     |        | 2             |              | 2    |        |  |
| ∆ICC¶                         |                | $V_{CC}$ = 5.5 V, One in Other inputs at $V_{CC}$  |                                  |     |          | 0.5   |        | 0.5           |              | 0.5  | mA     |  |
| Ci                            | Control inputs | $V_I = 2.5 \text{ V or } 0.5 \text{ V}$            |                                  |     | 3        |       |        |               |              |      | pF     |  |
| Cio                           | A or B ports   | V <sub>O</sub> = 2.5 V or 0.5 V                    | 1                                |     | 8.5      |       |        |               |              |      | pF     |  |

\* On products compliant to MIL-PRF-38535, this parameter does not apply.

<sup>†</sup> All typical values are at  $V_{CC} = 5 V$ .

<sup>‡</sup> The parameters I<sub>OZH</sub> and I<sub>OZL</sub> include the input leakage current.

§ Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.



SCBS082C - FEBRUARY 1991 - REVISED JANUARY 1997

## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                                       |                                            |                    | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |            | SN54ABT16952 |     | SN74ABT16952 |     | UNIT |
|---------------------------------------|--------------------------------------------|--------------------|-------------------------------------------------|------------|--------------|-----|--------------|-----|------|
|                                       |                                            |                    | MIN                                             | MAX        | MIN          | MAX | MIN          | MAX |      |
| fclock                                | Clock frequency                            |                    | 0                                               | 150        | 0            | 150 | 0            | 150 | MHz  |
| tw†                                   | Pulse duration, CLKAB or CLKBA high or low |                    | 3.3                                             |            | 3.3          | 25  | 3.3          |     | ns   |
|                                       | Setup time, A or B                         |                    | 3.5                                             |            | 3.5          | 2   | 3.5          |     |      |
| t <sub>su</sub>                       | before CLKAB↑ or CLKBA↑                    | CLKENAB or CLKENBA | 3                                               |            | 3            |     | 3            |     | ns   |
| +.                                    | Hold time,                                 | A or B             | 1                                               |            | 01           |     | 1            |     |      |
| t <sub>h</sub> after CLKAB↑ or CLKBA↑ | CLKENAB or CLKENBA                         | 1                  |                                                 | <b>Q</b> 1 |              | 1   |              | ns  |      |

<sup>†</sup> This parameter is warranted, but not production tested.

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     | SN54ABT16952 |              | SN74ABT16952 |     | UNIT |     |
|------------------|-----------------|----------------|-------------------------------------------------|-----|--------------|--------------|--------------|-----|------|-----|
|                  |                 | (001101)       | MIN                                             | TYP | MAX          | MIN          | MAX          | MIN | MAX  |     |
| fmax             |                 |                | 150                                             |     |              | 150          | M            | 150 |      | MHz |
| <sup>t</sup> PLH | CLK             | A or B         | 1                                               | 2.6 | 3.9          | 1            | \$4.4        | 1   | 4.3  | ns  |
| <sup>t</sup> PHL | OLK             | AOID           | 1                                               | 2.6 | 4.2          | 1            | 4.6          | 1   | 4.5  | 115 |
| <sup>t</sup> PZH | OE              | A or B         | 1                                               | 2.5 | 3.8          | 1            | 4.7          | 1   | 4.6  | 20  |
| <sup>t</sup> PZL | ÛE              | AUB            | 1                                               | 2.8 | 5.1          | 20           | 6.1          | 1   | 6    | ns  |
| <sup>t</sup> PHZ |                 | A or B         | 1.7                                             | 3.4 | 4.7          | 01.7         | 6.1          | 1.7 | 5.5  |     |
| <sup>t</sup> PLZ | OE              | AUB            | 1.3                                             | 3   | 3.9          | <b>Q</b> 1.3 | 4.8          | 1.3 | 4.2  | ns  |



SCBS082C - FEBRUARY 1991 - REVISED JANUARY 1997



#### PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.

C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.

D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated