SN54ABT646A ... JT OR W PACKAGE

SN74ABT646A

SCBS069G - JULY 1991 - REVISED MAY 1997

- State-of-the-Art EPIC-IIB™ BiCMOS Design **Significantly Reduces Power Dissipation**
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
- Typical VOLP (Output Ground Bounce) • < 1 V at  $V_{CC}$  = 5 V,  $T_A$  = 25°C
- High-Drive Outputs (-32-mA I<sub>OH</sub>, 64-mA I<sub>OL</sub>)
- **Package Options Include Plastic** • Small-Outline (DW), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages, Ceramic Chip Carriers (FK), Ceramic Flat (W) Package, and Plastic (NT) and Ceramic (JT) DIPs

#### description

These devices consist of bus-transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the 'ABT646A.

Output-enable  $(\overline{OE})$  and direction-control (DIR) inputs are provided to control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both.

|      | DB, DW<br>(TOP VI |                                                                      | OR PW PACKAGE                                                                                               |
|------|-------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| A1 [ | 7<br>8            | 24<br>23<br>22<br>21<br>20<br>19<br>18<br>17<br>16<br>15<br>14<br>13 | V <sub>CC</sub><br>  CLKBA<br>  SBA<br>  OE<br>  B1<br>  B2<br>  B3<br>  B4<br>  B5<br>  B6<br>  B7<br>  B8 |
|      |                   |                                                                      |                                                                                                             |





NC - No internal connection

The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The direction control (DIR) determines which bus receives data when OE is low. In the isolation mode (OE high), A data can be stored in one register and/or B data can be stored in the other register.

When an output function is disabled, the input function is still enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN54ABT646A is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74ABT646A is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC-IIB is a trademark of Texas Instruments Incorporated

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1997, Texas Instruments Incorporated

SCBS069G - JULY 1991 - REVISED MAY 1997



Figure 1. Bus-Management Functions

Х



SCBS069G - JULY 1991 - REVISED MAY 1997

|    | FUNCTION TABLE |            |            |     |     |                          |                          |                                     |  |  |
|----|----------------|------------|------------|-----|-----|--------------------------|--------------------------|-------------------------------------|--|--|
|    | INPUTS         |            |            |     |     | DATA                     | A I/Os                   | OPERATION OR FUNCTION               |  |  |
| OE | DIR            | CLKAB      | CLKBA      | SAB | SBA | A1–A8                    | B1–B8                    | OPERATION OR FUNCTION               |  |  |
| Х  | Х              | $\uparrow$ | Х          | Х   | Х   | Input                    | Unspecified <sup>†</sup> | Store A, B unspecified <sup>†</sup> |  |  |
| х  | х              | Х          | $\uparrow$ | Х   | Х   | Unspecified <sup>†</sup> | Input                    | Store B, A unspecified <sup>†</sup> |  |  |
| Н  | Х              | $\uparrow$ | $\uparrow$ | Х   | Х   | Input                    | Input                    | Store A and B data                  |  |  |
| н  | Х              | H or L     | H or L     | Х   | Х   | Input disabled           | Input disabled           | Isolation, hold storage             |  |  |
| L  | L              | Х          | Х          | Х   | L   | Output                   | Input                    | Real-time B data to A bus           |  |  |
| L  | L              | Х          | H or L     | Х   | Н   | Output                   | Input                    | Stored B data to A bus              |  |  |
| L  | Н              | Х          | Х          | L   | Х   | Input                    | Output                   | Real-time A data to B bus           |  |  |
| L  | Н              | H or L     | Х          | н   | Х   | Input                    | Output                   | Stored A data to B bus              |  |  |

<sup>+</sup> The data-output functions may be enabled or disabled by various signals at  $\overline{OE}$  and DIR. Data-input functions are always enabled; i.e., data at the bus terminals is stored on every low-to-high transition of the clock inputs.

#### logic symbol<sup>‡</sup>



<sup>‡</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DB, DW, JT, NT, PW, and W packages.



SCBS069G - JULY 1991 - REVISED MAY 1997

### logic diagram (positive logic)



**To Seven Other Channels** 

Pin numbers shown are for the DB, DW, JT, NT, PW, and W packages.



SCBS069G - JULY 1991 - REVISED MAY 1997

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub><br>Input voltage range, V <sub>I</sub> (except I/O ports) (see<br>Voltage range applied to any output in the high | Note 1)<br>or power-off state, V <sub>O</sub> |                |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------|
| Current into any output in the low state, IO: SN                                                                                                        |                                               |                |
| SN                                                                                                                                                      | N74ABT646A                                    | 128 mA         |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                                                                               |                                               | –18 mA         |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0)                                                                                                     |                                               |                |
| Package thermal impedance, $\theta_{JA}$ (see Note 2)                                                                                                   | : DB package                                  | 104°C/W        |
|                                                                                                                                                         |                                               | 81°C/W         |
|                                                                                                                                                         | NT package                                    | 67°C/W         |
|                                                                                                                                                         | PW package                                    | 120°C/W        |
| Storage temperature range, T <sub>stg</sub>                                                                                                             |                                               | –65°C to 150°C |

<sup>+</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51, except for through-hole packages, which use a trace length of zero.

#### recommended operating conditions (see Note 3)

|                     |                                    | SN54ABT646A |     | ABT646A SN74ABT646A |     |      |
|---------------------|------------------------------------|-------------|-----|---------------------|-----|------|
|                     |                                    | MIN         | MAX | MIN                 | MAX | UNIT |
| VCC                 | Supply voltage                     | 4.5         | 5.5 | 4.5                 | 5.5 | V    |
| VIH                 | High-level input voltage           | 2           |     | 2                   |     | V    |
| VIL                 | Low-level input voltage            |             | 0.8 |                     | 0.8 | V    |
| VI                  | Input voltage                      | 0           | VCC | 0                   | VCC | V    |
| ЮН                  | High-level output current          |             | -24 |                     | -32 | mA   |
| IOL                 | Low-level output current           |             | 48  |                     | 64  | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate |             | 5   |                     | 5   | ns/V |
| Т <sub>А</sub>      | Operating free-air temperature     | -55         | 125 | -40                 | 85  | °C   |

NOTE 3: Unused pins (input or I/O) must be held high or low to prevent them from floating.



SCBS069G - JULY 1991 - REVISED MAY 1997

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER         |                         | TEST CONDITIONS                                                        |                           | T <sub>A</sub> = 25°C |      |       | SN54AB | T646A | SN74AB |      |    |  |
|-------------------|-------------------------|------------------------------------------------------------------------|---------------------------|-----------------------|------|-------|--------|-------|--------|------|----|--|
|                   |                         | IESI COI                                                               | MIN                       | TYP†                  | MAX  | MIN   | MAX    | MIN   | MAX    | UNIT |    |  |
| ٧ıĸ               |                         | V <sub>CC</sub> = 4.5 V,                                               | lj = -18 mA               |                       |      | -1.2  |        | -1.2  |        | -1.2 | V  |  |
|                   |                         | V <sub>CC</sub> = 4.5 V,                                               | I <sub>OH</sub> = –3 mA   | 2.5                   |      |       | 2.5    |       | 2.5    |      |    |  |
|                   |                         | V <sub>CC</sub> = 5 V,                                                 | I <sub>OH</sub> = –3 mA   | 3                     |      |       | 3      |       | 3      |      |    |  |
| VOH               | V <sub>CC</sub> = 4.5 V | I <sub>OH</sub> = -24 mA                                               | 2                         |                       |      | 2     |        |       |        | v    |    |  |
|                   |                         | VCC = 4.5 V                                                            | I <sub>OH</sub> = -32 mA  | 2*                    |      |       |        |       | 2      |      |    |  |
| Vei               |                         | V <sub>CC</sub> = 4.5 V                                                | I <sub>OL</sub> = 48 mA   |                       |      | 0.55  |        | 0.55  |        |      | V  |  |
| VOL               |                         | VCC = 4.5 V                                                            | I <sub>OL</sub> = 64 mA   |                       |      | 0.55* |        |       |        | 0.55 | V  |  |
| V <sub>hys</sub>  |                         |                                                                        |                           |                       | 100  |       |        |       |        |      | mV |  |
| ı.                | Control inputs          | $V_{CC} = 5.5 \text{ V}, \text{ V}_{I} = \text{V}_{CC} \text{ or GND}$ |                           |                       |      | ±1    |        | ±1    |        | ±1   | μA |  |
| tı                | A or B ports            | VCC = 5.5 V, VI =                                                      |                           |                       |      | ±100  |        | ±100  |        | ±100 | μΑ |  |
| юzн‡              | ŧ                       | V <sub>CC</sub> = 5.5 V,                                               | V <sub>O</sub> = 2.7 V    |                       |      | 10§   |        | 10§   |        | 10§  | μΑ |  |
| IOZL <sup>‡</sup> |                         | V <sub>CC</sub> = 5.5 V,                                               | $V_{O} = 0.5 V$           |                       |      | –10§  |        | –10§  |        | –10§ | μΑ |  |
| loff              |                         | V <sub>CC</sub> = 0,                                                   | $V_I$ or $V_O \leq 4.5~V$ |                       |      | ±100  |        |       |        | ±100 | μA |  |
| ICEX              |                         | V <sub>CC</sub> = 5.5 V,<br>V <sub>O</sub> = 5.5 V                     | Outputs high              |                       |      | 50    |        | 50    |        | 50   | μA |  |
| ۱0¶               |                         | V <sub>CC</sub> = 5.5 V,                                               | V <sub>O</sub> = 2.5 V    | -50                   | -100 | -180  | -50    | -180  | -50    | -180 | mA |  |
|                   |                         | V <sub>CC</sub> = 5.5 V,                                               | Outputs high              |                       |      | 250   |        | 250   |        | 250  | μΑ |  |
| ICC               |                         | $I_{O} = 0,$                                                           | Outputs low               |                       |      | 30    |        | 30    |        | 30   | mA |  |
|                   |                         | $V_I = V_{CC}$ or GND                                                  | Outputs disabled          |                       |      | 250   |        | 250   |        | 250  | μΑ |  |
| ∆ICC <sup>#</sup> | ŧ                       | $V_{CC} = 5.5 V$ , One<br>Other inputs at $V_{C}$                      |                           |                       |      | 1.5   |        | 1.5   |        | 1.5  | mA |  |
| Ci                | Control inputs          | V <sub>I</sub> = 2.5 V or 0.5 V                                        |                           |                       | 7    |       |        |       |        |      | pF |  |
| Cio               | A or B ports            | V <sub>O</sub> = 2.5 V or 0.5                                          | V                         |                       | 12   |       |        |       |        |      | pF |  |

\* On products compliant to MIL-PRF-38535, this parameter does not apply.

<sup>†</sup> All typical values are at  $V_{CC} = 5 V$ .

<sup>‡</sup> The parameters I<sub>OZH</sub> and I<sub>OZL</sub> include the input leakage current.

§ This data sheet limit may vary among suppliers.

 $\P$  Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

<sup>#</sup>This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.

## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 2)

|                 |                                            |     |     | MIN | мах | UNIT |
|-----------------|--------------------------------------------|-----|-----|-----|-----|------|
|                 |                                            |     |     |     |     | L    |
| fclock          | Clock frequency                            | 0   | 125 | 0   | 125 | MHz  |
| tw              | Pulse duration, CLK high or low            | 4   |     | 4   |     | ns   |
| t <sub>su</sub> | Setup time, A or B before CLKAB↑ or CLKBA↑ | 3   |     | 3.5 |     | ns   |
| th              | Hold time, A or B after CLKAB↑ or CLKBA↑   | 1.5 |     | 1.5 |     | ns   |



SCBS069G - JULY 1991 - REVISED MAY 1997

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 2)

|                 |                                            |                                         | SN74AE         | 3T646A |     |      |
|-----------------|--------------------------------------------|-----------------------------------------|----------------|--------|-----|------|
|                 |                                            | V <sub>CC</sub> =<br>T <sub>A</sub> = 2 | = 5 V,<br>25°C | MIN    | МАХ | UNIT |
|                 |                                            | MIN                                     | MAX            |        |     |      |
| fclock          | Clock frequency                            | 0                                       | 125            | 0      | 125 | MHz  |
| tw              | Pulse duration, CLK high or low            | 4                                       |                | 4      |     | ns   |
| t <sub>su</sub> | Setup time, A or B before CLKAB↑ or CLKBA↑ | 3                                       |                | 3      |     | ns   |
| <sup>t</sup> h  | Hold time, A or B after CLKAB↑ or CLKBA↑   | 0                                       |                | 0      |     | ns   |

#### switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 2)

|                  |                         |                |                                                 | SN54ABT646A |     |     |      |      |  |
|------------------|-------------------------|----------------|-------------------------------------------------|-------------|-----|-----|------|------|--|
| PARAMETER        | FROM<br>(INPUT)         | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |             |     | MIN | МАХ  | UNIT |  |
|                  |                         |                | MIN                                             | TYP         | MAX |     |      |      |  |
| fmax             |                         |                | 125                                             |             |     | 125 |      | MHz  |  |
| <sup>t</sup> PLH | CLKBA or CLKAB          | A or B         | 2.2                                             | 4           | 5.1 | 2.2 | 6.7  | ns   |  |
| <sup>t</sup> PHL |                         | AUB            | 1.7                                             | 4           | 5.1 | 1.2 | 6.7  | 115  |  |
| <sup>t</sup> PLH | A or B                  | B or A         | 1.5                                             | 3           | 4.3 | 1.5 | 5    | ns   |  |
| <sup>t</sup> PHL |                         | BUR            | 1.5                                             | 3.3         | 4.6 | 1.5 | 5.6  | 115  |  |
| <sup>t</sup> PLH | 040 004t                | B or A         | 1.5                                             | 4           | 5.7 | 1.5 | 7.8  | ns   |  |
| <sup>t</sup> PHL | SAB or SBA <sup>†</sup> | BUR            | 1.5                                             | 3.6         | 4.9 | 1.5 | 6.2  | 115  |  |
| <sup>t</sup> PZH | OE                      | A or B         | 1.5                                             | 4.3         | 5.3 | 1.5 | 7    | ns   |  |
| <sup>t</sup> PZL | UE                      | AUB            | 3                                               | 5.8         | 8   | 3   | 10.5 | 115  |  |
| <sup>t</sup> PHZ | OE                      | A or B         | 1.5                                             | 3.5         | 5.8 | 1   | 7.3  | ns   |  |
| <sup>t</sup> PLZ | ÛE                      | AUB            | 1.5                                             | 3           | 4   | 1.5 | 5.7  | 115  |  |
| <sup>t</sup> PZH | DIR                     | A or B         | 1.5                                             | 4.5         | 5.7 | 1.5 | 7.3  | ns   |  |
| <sup>t</sup> PZL | DIR                     |                | 2.5                                             | 6.5         | 9   | 2.5 | 11   | 115  |  |
| <sup>t</sup> PHZ | DIR                     | A or B         | 1.5                                             | 3.8         | 6.5 | 1   | 9    | ns   |  |
| <sup>t</sup> PLZ |                         | AUB            | 1.5                                             | 3.8         | 4.7 | 1.2 | 6.7  | 115  |  |

<sup>†</sup> These parameters are measured with the internal output state of the storage register opposite that of the bus input.



SCBS069G - JULY 1991 - REVISED MAY 1997

switching characteristics over recommended ranges of supply voltage and operating free-air temperature,  $C_L = 50 \text{ pF}$  (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM<br>(INPUT)         | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     |     | MIN | МАХ | UNIT |
|------------------|-------------------------|----------------|-------------------------------------------------|-----|-----|-----|-----|------|
|                  |                         |                | MIN                                             | TYP | MAX |     |     |      |
| fmax             |                         |                | 125                                             |     |     | 125 |     | MHz  |
| <sup>t</sup> PLH | CLKBA or CLKAB          | A or B         | 2.2                                             | 4   | 5.1 | 2.2 | 5.6 | ns   |
| <sup>t</sup> PHL | CLKBA OF CLKAB          | AUD            | 1.7                                             | 4   | 5.1 | 1.7 | 5.6 | 115  |
| <sup>t</sup> PLH | A or B                  | B or A         | 1.5                                             | 3   | 4.3 | 1.5 | 4.8 | ns   |
| <sup>t</sup> PHL |                         | BUIA           | 1.5                                             | 3.3 | 4.6 | 1.5 | 5.4 | 115  |
| <sup>t</sup> PLH | SAB or SBA <sup>†</sup> | B or A         | 1.5                                             | 4   | 5.1 | 1.5 | 6.5 | ns   |
| <sup>t</sup> PHL |                         | BUIA           | 1.5                                             | 3.6 | 4.9 | 1.5 | 5.9 | 115  |
| <sup>t</sup> PZH | OE                      | A or B         | 1.5                                             | 4.3 | 5.3 | 1.5 | 6.3 | ns   |
| <sup>t</sup> PZL | 0E                      | AUD            | 3                                               | 5.8 | 7.4 | 3   | 8.8 | 115  |
| <sup>t</sup> PHZ | OE                      | A or B         | 1.5                                             | 3.5 | 4.5 | 1.5 | 5   | ns   |
| <sup>t</sup> PLZ | 0E                      | AUID           | 1.5                                             | 3   | 4   | 1.5 | 4.5 | 115  |
| <sup>t</sup> PZH | DID                     | A or D         | 1.5                                             | 4.5 | 5.7 | 1.5 | 6.7 |      |
| <sup>t</sup> PZL | DIR                     | A or B         | 2.5                                             | 6.5 | 9   | 2.5 | 9.5 | ns   |
| <sup>t</sup> PHZ | DIR                     | A or D         | 1.5                                             | 3.8 | 5   | 1.5 | 5.7 |      |
| <sup>t</sup> PLZ |                         | A or B         | 1.5                                             | 3.8 | 4.7 | 1.5 | 6   | ns   |

<sup>†</sup> These parameters are measured with the internal output state of the storage register opposite that of the bus input.



SCBS069G - JULY 1991 - REVISED MAY 1997



PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.

D. The outputs are measured one at a time with one transition per measurement.

#### Figure 2. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated