| SN74BCT2414                                   |
|-----------------------------------------------|
| MEMORY DECODER                                |
| WITH ON-CHIP SUPPLY VOLTAGE MONITOR           |
| SCBS059B – MARCH 1989 – REVISED NOVEMBER 1993 |

| <ul> <li>BiCMOS Design Substantially Reduces<br/>Standby Current</li> </ul>                       | DW OR N PACKAGE<br>(TOP VIEW)                                        |
|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| <ul> <li>Two Independent 2-Line to 4-Line Decoders<br/>or One 3-Line to 8-Line Decoder</li> </ul> | $\frac{VS}{SD}\begin{bmatrix} 1 & 20 \\ 2 & 19 \end{bmatrix} V_{CC}$ |
| <ul> <li>Separate Enable Inputs for Easy Cascading</li> </ul>                                     | SD [] 2 19 [] V <sub>bat</sub><br>1A [] 3 18 [] 1Y0                  |
| <ul> <li>Two Supply Voltage Terminals (V<sub>CC</sub> and</li> </ul>                              | 2A [] 4 17 ]] 1Y1                                                    |
| V <sub>bat</sub> )                                                                                | 1B 🛛 5 16 🗍 1Y2                                                      |
| <ul> <li>Built-In Supply-Voltage Monitor for V<sub>CC</sub></li> </ul>                            | 2 <u>B</u> [] 6 15 [] 1Y3                                            |
| <ul> <li>Automatic Cut Off of Outputs During</li> </ul>                                           | 1 <mark>G [</mark> 7 14 ] 2Y0                                        |
| V <sub>CC</sub> Fail                                                                              | 2 <u>G</u> [] 8 13 [] 2Y1                                            |
| <ul> <li>Package Options Include Plastic</li> </ul>                                               | G [] 9 12 ] 2Y2                                                      |
| Small-Outline (DW) Packages and Standard                                                          | GND [] 10 11 [] 2Y3                                                  |
| Plastic 300-mil DIPs (N)                                                                          |                                                                      |

### description

The SN74BCT2414 is a decoder specially designed to be used in memory systems with battery backup during power failure. The two independent 2-line to 4-line decoders with separate and common control inputs may be externally cascaded to implement a 3-line to 8-line decoder.

The circuit has two supply voltage inputs: the voltage monitor (bandgap) is powered via the  $V_{CC}$  terminal; the internal logic of the circuit is powered via the  $V_{bat}$  terminal. In case  $V_{CC}$  drops below 3.65 V (nominal), the voltage monitor forces the voltage-control (VS) and decoder outputs (Y) to the high level. VS may be used to disconnect the supply voltage of the memories ( $V_{bat}$ ) from the system supply. This output is switched off when the on-chip supply voltage monitor detects a power failure.

The SN74BCT2414 is characterized for operation from 0°C to 70°C.



# logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



## logic diagram (positive logic)





| _ | FUNCTION TABLES |       |     |     |               |   |   |   |  |
|---|-----------------|-------|-----|-----|---------------|---|---|---|--|
|   | I               | NPUTS | 6   |     | OUTPUTS       |   |   |   |  |
| С | ONTRO           | )L    | SEL | ECT | OUTPUTS       |   |   |   |  |
| G | 1 <del>G</del>  | SD    | 1B  | 1A  | 1Y0 1Y1 1Y2 1 |   |   |   |  |
| н | Х               | Х     | Х   | Х   | н             | Н | Н | Н |  |
| X | н               | Х     | х   | Х   | н             | Н | Н | Н |  |
| X | Х               | L     | Х   | Х   | н             | Н | Н | Н |  |
| L | L               | Н     | L   | L   | L             | Н | Н | Н |  |
| L | L               | н     | L   | Н   | н             | L | Н | Н |  |
| L | L               | н     | н   | L   | н             | Н | L | Н |  |
| L | L               | н     | н   | Н   | н             | Н | Н | L |  |

|   | I       | NPUTS | 3  |     | OUTPUTS       |   |   |   |  |
|---|---------|-------|----|-----|---------------|---|---|---|--|
| С | CONTROL |       |    | ECT |               |   |   |   |  |
| G | 2G      | SD    | 2B | 2A  | 2Y0 2Y1 2Y2 2 |   |   |   |  |
| н | Х       | Х     | Х  | Х   | н             | Н | Н | Н |  |
| х | н       | Х     | х  | Х   | н             | Н | Н | н |  |
| х | Х       | L     | х  | Х   | н             | Н | Н | н |  |
| L | н       | н     | L  | L   | L             | Н | Н | н |  |
| L | н       | н     | L  | Н   | н             | L | Н | Н |  |
| L | н       | н     | н  | L   | н             | Н | L | н |  |
| L | Н       | Н     | н  | Н   | н             | Н | Н | L |  |

NOTE: For a 3-line to 8-line decoder, the following pins must be shorted: 1G to 2G, 1A to 2A and 1B to 2B.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>bat</sub><br>Supply voltage range, V <sub>CC</sub>         |                                                                                                                      |
|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Supply voltage $V_{CC}$ with respect to $V_{bat}$                                       |                                                                                                                      |
| Input voltage range, V <sub>1</sub>                                                     |                                                                                                                      |
| Off-state output voltage range at VS                                                    | $\dots \dots -0.5$ V to 7 V                                    |
| Voltage range applied to any Y output in the power-off state                            | $\dots \dots $ |
| Voltage applied to any Y output in the power-off state with respect to V <sub>bat</sub> | 0.5 V                                                                                                                |
| Operating free-air temperature range                                                    | 0°C to 70°C                                                                                                          |
| Storage temperature range                                                               | −65°C to 150°C                                                                                                       |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability



### recommended operating conditions

|                |                                      |                   |           | MIN | NOM | MAX  | UNIT |
|----------------|--------------------------------------|-------------------|-----------|-----|-----|------|------|
| VCC            | CC Supply voltage                    |                   |           |     | 5   | 5.5  | V    |
| Vbat           | Supply voltage                       |                   |           | 4.5 | 5   | 5.5  | V    |
| VIH            | High-level input voltage             |                   |           | 2   |     |      | V    |
| VIL            | Low-level input voltage              |                   |           |     |     | 0.8  | V    |
| IIK            | Input clamp current                  | put clamp current |           |     |     | -18  | mA   |
| IOH            | High-level output current            |                   |           |     |     | -400 | μA   |
|                | Low lovel output ourrept             | Y                 | outputs   |     |     | 8    | mA   |
| IOL            | Low-level output current             |                   | S outputs |     |     | 20   | ША   |
| t <sub>t</sub> | t <sub>t</sub> Input transition time |                   |           | 0   |     | 10   | ns/V |
| TA             |                                      |                   |           |     |     | 70   | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER     | TES                                  | T CONDITIONS               | MIN TYP | т мах | UNIT |
|------------------|---------------|--------------------------------------|----------------------------|---------|-------|------|
| VIK              |               | $V_{CC} = 4.5 V,$                    | lj = -18 mA                |         | -1.2  | V    |
|                  |               |                                      | I <sub>OH</sub> = – 20 μA  | 4.4     |       |      |
| VOH              |               | $V_{bat} = V_{CC} = 4.5 V$           | I <sub>OH</sub> = - 400 μA | 3.5     | 3.5   |      |
|                  |               | $V_{bat} = 2 V, V_{CC} = 0,$         | l <sub>OH</sub> = – 50 μA  | 1.8     |       |      |
|                  | All except VS | pt VS $V_{bat} = V_{CC} = 4.5 V$     | I <sub>OL</sub> = 4 mA     |         | 0.4   |      |
| VOL              | All except V3 | $v_{\text{bat}} = v_{CC} = 4.5 v$    | I <sub>OL</sub> = 8 mA     |         | 0.5   | V    |
|                  | VS            | $V_{bat} = V_{CC} = 4.5 V,$          | I <sub>OL</sub> = 20 mA    |         | 1     |      |
| ∨ <sub>T</sub> ‡ |               |                                      |                            | 3.6     | 5     | V    |
| I                |               | $V_{bat} = V_{CC} = 5.5 V,$          | V <sub>I</sub> = 5.5 V     |         | 100   | μΑ   |
| Iн               |               | $V_{bat} = V_{CC} = 5.5 V,$          | V <sub>I</sub> = 2.7 V     |         | ±20   | μΑ   |
| ۱ <sub>IL</sub>  |               | $V_{bat} = V_{CC} = 5.5 V,$          | V <sub>I</sub> = 0.5 V     |         | ±20   | μA   |
| ЮН               | VS            | $V_{bat} = 4.5 V,$                   | $V_{CC} = 0$               |         | 1     | μA   |
| IO§              |               | $V_{bat} = V_{CC} = 5.5 V,$          | V <sub>O</sub> = 2.25 V    | -30     | -200  | mA   |
|                  |               |                                      | Outputs high               |         | 3     | mA   |
| ICC              |               | $V_{bat} = V_{CC} = 5.5 V$           | Outputs low                |         | 3     | ША   |
|                  |               | $V_{bat} = 2.5 V,$                   | $V_{CC} = 0$               |         | 1 10  |      |
| Ibat             |               |                                      | Outputs high               |         | 20    | μA   |
|                  |               | $V_{bat} = V_{CC} = 5.5 V$           | Outputs low                |         | 3     | mA   |
| Ci               |               | $V_{bat} = V_{CC} = 5 V,$            | V <sub>I</sub> = 0 or 3 V  |         | 1     | pF   |
| <u> </u>         | Any Y         |                                      |                            | 6.5     | 5     | ۶Ē   |
| Co               | VS            | $V_{\text{bat}} = V_{\text{CC}} = 0$ |                            |         | 5     | pF   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

 $\ddagger$  This value represents the V<sub>CC</sub> monitor threshold voltage. Typical range is from 3.5 V to 3.8 V.

§ This output condition has been chosen to produce a current that closely approximates one half of the short-circuit output current, IOS. Not more than one output should be tested at a time, and the duration of the test should not exceed one second.



#### switching characteristics (see Note 1)

| PARAMETER        | FROM<br>(INPUT) | то<br>(OUTPUT) | CL<br>R1<br>R2 | c = 5 V,<br>= 50 pF<br>= 500 Ω<br>= 500 Ω<br>= 25°C<br>TYP | ,<br>,<br>, | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pF<br>R1 = 500 Ω<br>R2 = 500 Ω<br>T <sub>A</sub> = MIN t | ;<br><u>)</u> ,<br><u>)</u> , | UNIT |
|------------------|-----------------|----------------|----------------|------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------|-------------------------------|------|
| tPLH             | A or B          |                | 1              | 5                                                          | 10          | 1                                                                                                     | 12                            |      |
| tPHL             |                 | Any Y          | 2              | 5.8                                                        | 10          | 2                                                                                                     | 12                            | ns   |
| <sup>t</sup> PLH | Any G           | Any V          | 1              | 4.5                                                        | 9           | 1                                                                                                     | 10                            |      |
| <sup>t</sup> PHL | Any G           | Any Y          | 2              | 5.5                                                        | 9           | 2                                                                                                     | 11                            | ns   |
| <sup>t</sup> PLH | SD              | Δηγ.Υ          | 2              | 6.5                                                        | 11          | 2                                                                                                     | 12                            | ns   |
| <sup>t</sup> PHL | 50              | Any Y          | 2              | 6.5                                                        | 11          | 2                                                                                                     | 12                            | 115  |

## switching characteristics (see Note 1)

| PARAMETER        | FROM<br>(INPUT) | ТО<br>(OUTPUT) | CL<br>R1<br>R2<br>T <sub>A</sub> | c = 5 V,<br>= 50 pF<br>= 500 Ω<br>= 500 Ω<br>= 25°C | ,<br>, | $V_{CC} = 4.5$ V<br>$C_L = 50 \text{ pF}_{A}$<br>$R1 = 500 \Omega$<br>$R2 = 500 \Omega$<br>$T_A = MIN \text{ to}$ | ,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>, | UNIT |
|------------------|-----------------|----------------|----------------------------------|-----------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|
|                  |                 |                | MIN                              | TYP                                                 | MAX    | MIN                                                                                                               | MAX                                                                                         |      |
| <sup>t</sup> PLH | Vcc             | Any Y          | 10                               | 25                                                  | 50     | 10                                                                                                                | 250                                                                                         | ns   |
| <sup>t</sup> PHL |                 | Анут           | 15                               | 45                                                  | 100    | 15                                                                                                                | 250                                                                                         | 115  |
| <sup>t</sup> PLH | Vee             |                | 10                               | 28                                                  | 50     | 10                                                                                                                | 250                                                                                         |      |
| <sup>t</sup> PHL | Vcc             | VS             | 20                               | 50                                                  | 100    | 20                                                                                                                | 250                                                                                         | ns   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 1: Load circuits and voltage waveforms are shown in Section 1.



## **APPLICATION INFORMATION**

A typical application circuit for a battery-buffered memory in a microcomputer system is shown in Figure 1 which uses the SN74BCT2414. When power fails, the supply-voltage supervisor (TL7705) resets the microcomputer and disables the memory by switching the shutdown input SD of the memory decoder to a logic zero. All memory decoder outputs are forced to a logic one. Abnormal write commands from the microprocessor, which may be issued during further voltage breakdown, no longer affect the contents of the memory. When the system supply voltage becomes lower than approximately 3.65 V, the voltage monitor inside the SN74BCT2414 memory decoder disconnects the input buffers of this circuit from the decoding logic internally and keeps all outputs at a logic one. The VS output is also switched off, disconnecting the system supply voltage from the memory circuits. During this low-voltage condition, the memory decoder and the memory circuits are supplied by the battery.



For further information on this device, please contact factory.

Figure 1. Memory System With Battery Backup



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated