## SN74BCT533 OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS

SCBS055A - JULY 1990 - REVISED NOVEMBER 1993

| <ul> <li>State-of-the-Art BiCMOS Design<br/>Significantly Reduces I<sub>CCZ</sub></li> </ul> | DW OR N PACKAGE<br>(TOP VIEW)                                                                           |
|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| <ul> <li>Full Parallel Access for Loading</li> </ul>                                         |                                                                                                         |
| 3-State Inverting Outputs Drive Bus Lines                                                    | $1\overline{Q}$ $\begin{bmatrix} 2 \\ 2 \end{bmatrix}$ $19 \begin{bmatrix} 8\overline{Q} \end{bmatrix}$ |
| or Buffer Memory Address Registers                                                           | 1D 🛛 3 18 🛛 8D                                                                                          |
| ESD Protection Exceeds 2000 V                                                                | 2 <u>D</u> 4 17 7 <u>D</u>                                                                              |
| Per MIL-Std-883C, Method 3015                                                                | $2\mathbf{Q} \begin{bmatrix} 5 \\ 16 \end{bmatrix} 7\mathbf{Q}$                                         |
| Package Options Include Plastic                                                              | 3Q [ 6 15 ] 6Q                                                                                          |
| Small-Outline (DW) Packages and Standard                                                     |                                                                                                         |
| Plastic 300-mil DIPs (N)                                                                     |                                                                                                         |
| description                                                                                  | 4Q 9 12 5Q<br>GND 10 11 LE                                                                              |
|                                                                                              |                                                                                                         |

The SN74BCT533 is an 8-bit transparent D-type latch with 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

When the latch-enable (LE) input is high, the  $\overline{Q}$  outputs follow the complements of the data (D) inputs. When LE is taken low, the  $\overline{Q}$  outputs are latched at the inverse of the levels set up at the D inputs. The SN74BCT533 provides inverted data at its outputs.

A buffered output-enable ( $\overline{OE}$ ) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.

The output-enable ( $\overline{OE}$ ) input does not affect the internal operations of the latch. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state.

The SN74BCT533 is characterized for operation from 0°C to 70°C.

| (each latch) |        |        |   |  |  |  |  |
|--------------|--------|--------|---|--|--|--|--|
|              | INPUTS | OUTPUT |   |  |  |  |  |
| OE           | LE     | D      | Q |  |  |  |  |
| L            | Н      | Н      | L |  |  |  |  |
| L            | н      | L      | н |  |  |  |  |
| L            | L      | Х      |   |  |  |  |  |
| Н            | Х      | Х      | Z |  |  |  |  |

FUNCTION TABLE (each latch)

## SN74BCT533 OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS

SCBS055A - JULY 1990 - REVISED NOVEMBER 1993

## logic symbol<sup>†</sup>



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)





# **SN74BCT533 OCTAL TRANSPARENT D-TYPE LATCH** WITH 3-STATE OUTPUTS SCBS055A – JULY 1990 – REVISED NOVEMBER 1993

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                      |                           |
|----------------------------------------------------------------------------|---------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                           | – 0.5 V to 7 V            |
| Voltage range applied to any output in the disabled or power-off state, Vo | – 0.5 V to 7 V            |
| Voltage range applied to any output in the high state, VO                  | -0.5 V to V <sub>CC</sub> |
| Input clamp current                                                        | –30 mA                    |
| Current into any output in the low state                                   | 128 mA                    |
| Operating free-air temperature range                                       | 0°C to 70°C               |
| Storage temperature range                                                  | – 65°C to 150°C           |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

#### recommended operating conditions

|     |                                | MIN | NOM | MAX | UNIT |
|-----|--------------------------------|-----|-----|-----|------|
| Vcc | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| VIH | High-level input voltage       | 2   |     |     | V    |
| VIL | Low-level input voltage        |     |     | 0.8 | V    |
| IIК | Input clamp current            |     |     | -18 | mA   |
| IOH | High-level output current      |     |     | -15 | mA   |
| IOL | Low-level output current       |     |     | 64  | mA   |
| TA  | Operating free-air temperature | 0   |     | 70  | °C   |



# **SN74BCT533 OCTAL TRANSPARENT D-TYPE LATCH** WITH 3-STATE OUTPUTS

SCBS055A - JULY 1990 - REVISED NOVEMBER 1993

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        |                           | TEST CONDITIONS                   |      | түр† | MAX  | UNIT |
|------------------|---------------------------|-----------------------------------|------|------|------|------|
| VIK              | V <sub>CC</sub> = 4.5 V,  | II = -18 mA                       |      |      | -1.2 | V    |
|                  | V <sub>CC</sub> = 4.5 V   | $I_{OH} = -3 \text{ mA}$          | 2.4  | 3.3  |      |      |
| VOH              | VCC = 4.5 V               | I <sub>OH</sub> = -15 mA          | 2    | 3.1  |      | V    |
|                  | V <sub>CC</sub> = 4.75 V, | $I_{OH} = -3 \text{ mA}$          | 2.7  |      |      |      |
| V <sub>OL</sub>  | V <sub>CC</sub> = 4.5 V,  | I <sub>OL</sub> = 64 mA           |      | 0.42 | 0.55 | V    |
| lj               | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 5.5 V            |      |      | 0.4  | mA   |
| Ιн               | V <sub>CC</sub> = 5.5 V,  | V <sub>1</sub> = 2.7 V            |      |      | 20   | μA   |
| ١ <sub>١L</sub>  | V <sub>CC</sub> = 5.5 V,  | V <sub>1</sub> = 0.5 V            |      |      | -0.6 | mA   |
| los‡             | V <sub>CC</sub> = 5.5 V,  | $V_{O} = 0$                       | -100 |      | -225 | mA   |
| I <sub>ОZH</sub> | V <sub>CC</sub> = 5.5 V,  | V <sub>O</sub> = 2.7 V            |      |      | 50   | μA   |
| lozl             | V <sub>CC</sub> = 5.5 V,  | $V_{O} = 0.5 V$                   |      |      | -50  | μA   |
| ICCL             | V <sub>CC</sub> = 5.5 V   |                                   |      | 40   | 63   | mA   |
| ІССН             | V <sub>CC</sub> = 5.5 V   |                                   |      | 5    | 8    | mA   |
| Iccz             | V <sub>CC</sub> = 5.5 V   |                                   |      | 5    | 8    | mA   |
| C <sub>i</sub>   | V <sub>CC</sub> = 5 V,    | $V_{I} = 2.5 V \text{ or } 0.5 V$ |      | 6    |      | pF   |
| Co               | V <sub>CC</sub> = 5 V,    | $V_{O} = 2.5 V \text{ or } 0.5 V$ |      | 11   |      | pF   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 |                                         |             | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | MIN MAX | UNIT |
|-----------------|-----------------------------------------|-------------|-------------------------------------------------|---------|------|
|                 |                                         |             | MIN MA                                          | x       |      |
| tw              | tw Pulse duration, LE high              |             | 4                                               | 4       | ns   |
| t <sub>su</sub> | Setup time, data before LE $\downarrow$ | High or low | 2.5                                             | 2.5     | ns   |
| th              | Hold time, data after LE $\downarrow$   | High or low | 3                                               | 3       | ns   |



# **SN74BCT533 OCTAL TRANSPARENT D-TYPE LATCH** WITH 3-STATE OUTPUTS SCBS055A – JULY 1990 – REVISED NOVEMBER 1993

| PARAMETER        | FROM<br>(INPUT) | CL = 50 pF,           TO         R <sub>1</sub> = 500 Ω,           (OUTPUT)         R <sub>2</sub> = 500 Ω,           T <sub>A</sub> = 25°C         T <sub>A</sub> |     | $C_{L} = 50 p$<br>$R_{1} = 500$<br>$R_{2} = 500$<br>$T_{A} = MIN$ | Ω,<br>Ω,<br>to MAX <sup>†</sup> | UNIT |      |     |
|------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------|---------------------------------|------|------|-----|
|                  |                 |                                                                                                                                                                    | MIN | TYP                                                               | MAX                             | MIN  | MAX  |     |
| <sup>t</sup> PLH | D               | Q                                                                                                                                                                  | 2.8 | 6.1                                                               | 9.1                             | 2.8  | 11.2 | ns  |
| <sup>t</sup> PHL |                 | Q                                                                                                                                                                  | 2.7 | 5.3                                                               | 8.2                             | 2.7  | 9.3  | 115 |
| <sup>t</sup> PLH | LE              | -                                                                                                                                                                  | 2.3 | 5                                                                 | 7.7                             | 2.3  | 8.6  |     |
| <sup>t</sup> PHL | LE              | ā                                                                                                                                                                  | 2.5 | 4.9                                                               | 7.6                             | 2.5  | 8.1  | ns  |
| <sup>t</sup> PZH | ŌĒ              |                                                                                                                                                                    | 3.1 | 6.1                                                               | 8.8                             | 3.1  | 10.8 |     |
| <sup>t</sup> PZL |                 | ā                                                                                                                                                                  | 3.7 | 6.9                                                               | 10                              | 3.7  | 12   | ns  |
| <sup>t</sup> PHZ | OE              | Q                                                                                                                                                                  | 1.8 | 3.9                                                               | 5.9                             | 1.8  | 6.9  |     |
| <sup>t</sup> PLZ |                 | Q                                                                                                                                                                  | 1.3 | 3.5                                                               | 6.1                             | 1.3  | 7.2  | ns  |

## switching characteristics (see Note 2)

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 2: Load circuits and voltage waveforms are shown in Section 1.



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated