SCBS027A - FEBRUARY 1989 - REVISED JANUARY 1994

11 🛮 2A1

GND 10

| <ul> <li>State-of-the-Art BiCMOS Design</li> <li>Significantly Reduces I<sub>CCZ</sub></li> </ul> | DW OR N PACKAGE<br>(TOP VIEW)            |  |  |
|---------------------------------------------------------------------------------------------------|------------------------------------------|--|--|
| <ul> <li>3-State Outputs Drive Bus Lines or<br/>Buffer-Memory Address Registers</li> </ul>        | 10E 1 20 V <sub>CC</sub>                 |  |  |
| P-N-P Inputs Reduce DC Loading                                                                    | 1A1 2 19 2 <del>0E</del><br>2Y4 3 18 1Y1 |  |  |
| <ul> <li>High-Impedance State During Power Up<br/>and Power Down</li> </ul>                       | 1A2 4 17 2A4<br>2Y3 5 16 1Y2             |  |  |
| Package Options Include Plastic                                                                   | 1A3 <b>[</b> 6 15 <b>]</b> 2A3           |  |  |
| Small-Outline (DW) Packages and Standard                                                          | 2Y2 <b>[</b> ] 7 14 <b>]</b> 1Y3         |  |  |
| Plastic 300-mil DIPs (N)                                                                          | 1A4 🛛 8 13 🗓 2A2                         |  |  |
|                                                                                                   | 2Y1 🛛 9 12 🗓 1Y4                         |  |  |

#### description

This octal buffer and line driver is designed specifically to improve both the performance and

density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters. Taken together with the SN64BCT240 and SN64BCT241, these devices provide the choice of selected combinations of inverting and noninverting outputs, symmetrical active-low output-enable  $(\overline{OE})$  inputs, and complementary OE and  $\overline{OE}$  inputs.

The SN64BCT244 is organized as two 4-bit buffers/line drivers with separate output-enable ( $\overline{OE}$ ) inputs. When  $\overline{OE}$  is low, the device passes data from the A inputs to the Y outputs. When  $\overline{OE}$  is high, the outputs are in the high-impedance state.

The outputs are in a high-impedance state during power up and power down while the supply voltage is less than approximately 3 V.

The SN64BCT244 is characterized for operation from -40°C to 85°C.

# FUNCTION TABLE (each buffer)

| INPU | JTS | OUTPUT |
|------|-----|--------|
| OE   | Α   | Y      |
| L    | Н   | Н      |
| L    | L   | L      |
| Н    | Χ   | Z      |



## logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

#### logic diagram (positive logic)



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage range, V <sub>CC</sub>                                      | 0.5 V to 7 V             |
|----------------------------------------------------------------------------|--------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                           | 0.5 V to 7 V             |
| Voltage range applied to any output in the disabled or power-off state, VO | –0.5 V to 5.5 V          |
| Voltage range applied to any output in the high state, VO                  | 0.5 V to V <sub>CC</sub> |
| Current into any output in the low state, IO                               |                          |
| Operating free-air temperature range                                       | –40°C to 85°C            |
| Storage temperature range                                                  | –65°C to 150°C           |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input negative voltage rating may be exceeded if the input clamp current rating is observed.



# recommended operating conditions

|                 |                                | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|-----|------|
| Vcc             | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| VIH             | High-level input voltage       | 2   |     |     | V    |
| V <sub>IL</sub> | Low-level input voltage        |     |     | 0.8 | V    |
| lik             | Input clamp current            |     |     | -18 | mA   |
| loн             | High-level output current      |     |     | -15 | mA   |
| loL             | Low-level output current       |     |     | 64  | mA   |
| TA              | Operating free-air temperature | -40 |     | 85  | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                            |                                  |             | MIN  | TYP <sup>†</sup> | MAX  | UNIT |
|------------------|--------------------------------------------|----------------------------------|-------------|------|------------------|------|------|
| VIK              | $V_{CC} = 4.5 V,$                          | I <sub>I</sub> = -18 mA          |             |      |                  | -1.2 | V    |
| Vari             | V <sub>CC</sub> = 4.5 V                    | IOH = -3  mA                     |             | 2.4  | 3.3              |      | V    |
| VOH              | VCC = 4.5 V                                | I <sub>OH</sub> = -15 mA         |             | 2    | 3.1              |      | V    |
| V <sub>OL</sub>  | $V_{CC} = 4.5 V,$                          | $I_{OL} = 64 \text{ mA}$         |             |      | 0.42             | 0.55 | ٧    |
| lį               | $V_{CC} = 5.5 V,$                          | V <sub>I</sub> = 7 V             |             |      |                  | 0.1  | mA   |
| lн               | $V_{CC} = 5.5 V,$                          | V <sub>I</sub> = 2.7 V           |             |      |                  | 20   | μΑ   |
| Iլլ              | $V_{CC} = 5.5 V,$                          | V <sub>I</sub> = 0.5 V           |             |      |                  | -1   | mA   |
| 107              | $V_{CC} = 0$ to 2.3 V (power up)           | V <sub>O</sub> = 2.7 V or 0.5 V, | OE at 0.8 V |      |                  | ± 50 |      |
| loz              | $V_{CC} = 1.8 \text{ V to 0 (power down)}$ | V() = 2.7 V 01 0.3 V,            | OE at 0.6 v |      |                  | ± 50 | μΑ   |
| lozh             | $V_{CC} = 5.5 V,$                          | $V_0 = 2.7 \text{ V}$            |             |      |                  | 50   | μΑ   |
| l <sub>OZL</sub> | $V_{CC} = 5.5 V,$                          | $V_0 = 0.5 V$                    |             |      |                  | -50  | μΑ   |
| los†             | $V_{CC} = 5.5 V,$                          | V <sub>O</sub> = 0               |             | -100 |                  | -225 | mA   |
| Іссн             | $V_{CC} = 5.5 V,$                          | Output open                      |             |      | 23               | 40   | mA   |
| ICCL             | $V_{CC} = 5.5 V,$                          | Output open                      |             |      | 53               | 80   | mA   |
| ICCZ             | $V_{CC} = 5.5 V,$                          | Output open                      |             |      | 4                | 10   | mA   |

#### switching characteristics (see Note 2)

| PARAMETER        | FROM<br>(INPUT) | ТО<br>(ОИТРИТ) | C <sub>L</sub><br>R1<br>R2 | C = 5 V,<br>= 50 pF<br>= 500 Ω<br>= 500 Ω<br>= 25°C | ,<br>., | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pl<br>R1 = 500 Q<br>R2 = 500 Q<br>T <sub>A</sub> = MIN 1 | 2,<br>2, | UNIT |
|------------------|-----------------|----------------|----------------------------|-----------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------|----------|------|
|                  |                 |                | MIN                        | TYP                                                 | MAX     | MIN                                                                                                   | MAX      |      |
| <sup>t</sup> PLH | А               | Υ              | 1.2                        | 2.5                                                 | 4.4     | 0.9                                                                                                   | 5.3      | ns   |
| <sup>t</sup> PHL |                 | 1              | 1.7                        | 3.2                                                 | 5       | 1.4                                                                                                   | 6        | 115  |
| <sup>t</sup> PZH | ŌĒ              | Υ              | 2                          | 5.7                                                 | 7.8     | 2                                                                                                     | 9        | ns   |
| <sup>t</sup> PZL |                 | 1              | 2                          | 5.9                                                 | 8.1     | 2                                                                                                     | 9.4      | 115  |
| <sup>t</sup> PHZ | ŌĒ              | Υ              | 2                          | 5.4                                                 | 6.7     | 2                                                                                                     | 8        | ns   |
| tPLZ             |                 | '              | 2                          | 6.1                                                 | 7.6     | 2                                                                                                     | 9.8      | 1115 |

<sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 2: Load circuits and voltage waveforms are shown in Section 1.



<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V. ‡ Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated