### SN54BCT373, SN74BCT373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SN54BCT373...J OR W PACKAGE SN74BCT373...DB, DW, OR N PACKAGE

(TOP VIEW)

SCBS016C - SEPTEMBER 1988 - REVISED NOVEMBER 1993

- State-of-the-Art BiCMOS Design Significantly Reduces Standby Current
- Full Parallel Access for Loading
- 3-State True Outputs Drive Bus Lines or Buffer Memory Address Registers
- ESD Protection Exceeds 2000 V Per MIL-Std-883C, Method 3015
- Package Options Include Plastic Small-Outline (DW) and Shrink Small-Outline (DB) Packages, Ceramic Chip Carriers (FK) and Flatpacks (W), and Standard Plastic and Ceramic 300-mil DIPs (J, N)

#### description

These 8-bit latches feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight latches of the 'BCT373 are transparent D-type latches. While the latch-enable (LE) input is high, the Q outputs will follow the data (D) inputs. When the latch enable is taken low, the Q outputs will be latched at the logic levels that were set up at the D inputs.

|       | -  | -  |                 |
|-------|----|----|-----------------|
| OE [  |    | 20 | V <sub>CC</sub> |
| 1Q [  | 2  | 19 | 8Q              |
| 1D [  |    |    | 8D              |
| 2D [  |    |    | 7D              |
| 2Q [  | 5  |    | ] 7Q            |
| 3Q [  |    |    | 6Q              |
| 3D [  |    |    | 6D              |
| 4D [  | 8  |    | 5D              |
| 4Q [  | 9  | 12 | 5Q              |
| GND [ | 10 | 11 | LE              |
|       | •  |    |                 |





A buffered output-enable ( $\overline{OE}$ ) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.

The output enable ( $\overline{OE}$ ) does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

The SN74BCT373 is available in TI's shrink small-outline package (DB), which provides the same I/O pin count and functionality of standard small-outline packages in less than half the printed-circuit-board area.

The SN54BCT373 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN74BCT373 is characterized for operation from 0°C to 70°C.

| FUNCTION TABLE<br>(each latch) |        |   |                |  |  |  |  |  |  |
|--------------------------------|--------|---|----------------|--|--|--|--|--|--|
|                                | INPUTS |   | OUTPUT         |  |  |  |  |  |  |
| OE                             | LE     | D | Q              |  |  |  |  |  |  |
| L                              | Н      | Н | Н              |  |  |  |  |  |  |
| L                              | н      | L | L              |  |  |  |  |  |  |
| L                              | L      | Х | Q <sub>0</sub> |  |  |  |  |  |  |
| Н                              | Х      | Х | z              |  |  |  |  |  |  |

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 1993, Texas Instruments Incorporated

## SN54BCT373, SN74BCT373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SCBS016C - SEPTEMBER 1988 - REVISED NOVEMBER 1993

### logic symbol<sup>†</sup>



logic diagram (positive logic)



**To Seven Other Channels** 

<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage range, V <sub>CC</sub><br>Input voltage range, V <sub>I</sub> (see Note 1) |                           |
|-------------------------------------------------------------------------------------------|---------------------------|
| Voltage range applied to any output in the disabled or power-off state, Vo                |                           |
| Voltage range applied to any output in the high state, VO                                 | -0.5 V to V <sub>CC</sub> |
| Input clamp current                                                                       | –30 mA                    |
| Current into any output in the low state: SN54BCT373                                      | 96 mA                     |
| SN74BCT373                                                                                | 128 mA                    |
| Power dissipation (DB package only) (see Note 2)                                          | 650 mW                    |
| Operating free-air temperature range: SN54BCT373                                          | - 55°C to 125°C           |
| SN74BCT373                                                                                | 0°C to 70°C               |
| Storage temperature range                                                                 | - 65°C to 150°C           |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. Power dissipation is application dependent and is a function of supply voltage, operating temperature, the number of outputs switching simultaneously, and output duty cycle. Because the thermal resistance of the DB package is higher than that of the DW or N packages, the DB package may not be suitable for some applications.

### recommended operating conditions

|     |                                | SN54BCT373 |     |     | SN  | UNIT |     |      |
|-----|--------------------------------|------------|-----|-----|-----|------|-----|------|
|     |                                | MIN        | NOM | MAX | MIN | NOM  | MAX | UNIT |
| VCC | Supply voltage                 | 4.5        | 5   | 5.5 | 4.5 | 5    | 5.5 | V    |
| VIH | High-level input voltage       | 2          |     |     | 2   |      |     | V    |
| VIL | Low-level input voltage        |            |     | 0.8 |     |      | 0.8 | V    |
| Iк  | Input clamp current            |            |     | -18 |     |      | -18 | mA   |
| IOH | High-level output current      | -12 -15    |     | -15 | mA  |      |     |      |
| IOL | Low-level output current       |            |     | 48  |     |      | 64  | mA   |
| TA  | Operating free-air temperature | -55        |     | 125 | 0   |      | 70  | °C   |



### SN54BCT373, SN74BCT373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SCBS016C - SEPTEMBER 1988 - REVISED NOVEMBER 1993

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS          |                                 | SN   | 54BCT3 | 73   | SN74BCT373 |      |      | UNIT |
|-----------------|--------------------------|---------------------------------|------|--------|------|------------|------|------|------|
| PARAMETER       |                          |                                 | MIN  | TYP†   | MAX  | MIN        | TYP† | MAX  | UNIT |
| VIK             | V <sub>CC</sub> = 4.5 V, | lj = -18 mA                     |      |        | -1.2 |            |      | -1.2 | V    |
|                 |                          | I <sub>OH</sub> = –3 mA         | 2.4  | 3.3    |      | 2.4        | 3.3  |      |      |
| VOH             | $V_{CC} = 4.5 V$         | $I_{OH} = -12 \text{ mA}$       | 2    | 3.2    |      |            |      |      | V    |
|                 |                          | I <sub>OH</sub> = -15 mA        |      |        |      | 2          | 3.1  |      |      |
| Ve              | V <sub>CC</sub> = 4.5 V  | I <sub>OL</sub> = 48 mA         |      | 0.38   | 0.55 |            |      |      | v    |
| VOL             | VCC = 4.5 V              | I <sub>OL</sub> = 64 mA         |      |        |      |            | 0.42 | 0.55 | v    |
| lj              | V <sub>CC</sub> = 5.5 V, | VI = 5.5 V                      |      |        | 0.4  |            |      | 0.4  | mA   |
| ЧН              | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V          |      |        | 20   |            |      | 20   | μΑ   |
| ١ <sub>IL</sub> | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.5 V          |      |        | -0.6 |            |      | -0.6 | mA   |
| los‡            | V <sub>CC</sub> = 5.5 V, | $V_{O} = 0$                     | -100 |        | -225 | -100       |      | -225 | mA   |
| IOZH            | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V          |      |        | 50   |            |      | 50   | μA   |
| IOZL            | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.5 V          |      |        | -50  |            |      | -50  | μΑ   |
| ICCL            | V <sub>CC</sub> = 5.5 V  |                                 |      | 37     | 60   |            | 37   | 60   | mA   |
| ІССН            | V <sub>CC</sub> = 5.5 V  |                                 |      | 2      | 5    |            | 2    | 5    | mA   |
| ICCZ            | V <sub>CC</sub> = 5.5 V  |                                 |      | 5      | 8    |            | 5    | 8    | mA   |
| Ci              | V <sub>CC</sub> = 5 V,   | V <sub>I</sub> = 2.5 V or 0.5 V |      | 6      |      |            | 6    |      | pF   |
| Co              | V <sub>CC</sub> = 5 V,   | V <sub>O</sub> = 2.5 V or 0.5 V |      | 11     |      |            | 11   |      | pF   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup>Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 |                                         | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     | SN54BCT373 |     | SN74BCT373 |     | UNIT |
|-----------------|-----------------------------------------|-------------------------------------------------|-----|------------|-----|------------|-----|------|
|                 |                                         | MIN                                             | MAX | MIN        | MAX | MIN        | MAX |      |
| tw              | Pulse duration, LE high                 | 7.5                                             |     | 7.5        |     | 7.5        |     | ns   |
| t <sub>su</sub> | Setup time, data before LE $\downarrow$ | 2                                               |     | 2          |     | 2          |     | ns   |
| t <sub>h</sub>  | Hold time, data after LE $\downarrow$   | 5.5                                             |     | 5.5        |     | 5.5        |     | ns   |



# SN54BCT373, SN74BCT373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS016C - SEPTEMBER 1988 - REVISED NOVEMBER 1993

### switching characteristics (see Note 3)

| PARAMETER        | PARAMETER FROM<br>(INPUT) |     | C <br>R'<br>R:<br>T <sub>/</sub> | CC = 5 V<br>L = 50 pl<br>1 = 500 S<br>2 = 500 S<br>A = 25°C<br>BCT373 | F,<br>,,<br>,2, | C<br>R<br>R | L = 50 p<br>1 = 500<br>2 = 500<br>A = MIN | Ω,  |      | UNIT |
|------------------|---------------------------|-----|----------------------------------|-----------------------------------------------------------------------|-----------------|-------------|-------------------------------------------|-----|------|------|
|                  |                           |     | MIN                              | TYP                                                                   | MAX             | MIN         | MAX                                       | MIN | MAX  |      |
| <sup>t</sup> PLH | D                         | D Q | 2                                | 5.9                                                                   | 7.7             | 1.5         | 10.1                                      | 2   | 9.3  | ns   |
| <sup>t</sup> PHL |                           | Q   | 2                                | 6.7                                                                   | 8.5             | 1           | 10.3                                      | 1.5 | 9.5  | 115  |
| <sup>t</sup> PLH | LE                        | Q   | 2                                | 6.2                                                                   | 8.2             | 2           | 10.1                                      | 2   | 9.3  | ns   |
| <sup>t</sup> PHL | LC                        | Q   | 2                                | 5.9                                                                   | 7.8             | 2           | 9.2                                       | 2   | 8.8  | 115  |
| <sup>t</sup> PZH | OE                        | Q   | 1                                | 7.8                                                                   | 9.6             | 1           | 12.3                                      | 1   | 11.8 |      |
| <sup>t</sup> PZL | OE                        | Q   | 1                                | 8.2                                                                   | 10.2            | 1           | 12.5                                      | 1   | 12   | ns   |
| <sup>t</sup> PHZ | ŌE                        |     | 1                                | 4.9                                                                   | 6.6             | 1           | 7.4                                       | 1   | 7    |      |
| <sup>t</sup> PLZ |                           | Q   | 1                                | 5                                                                     | 6.7             | 1           | 8.1                                       | 1   | 7.4  | ns   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 3: Load circuits and voltage waveforms are shown in Section 1.



### SN54BCT373, SN74BCT373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS016C – SEPTEMBER 1988 – REVISED NOVEMBER 1993

### **TYPICAL CHARACTERISTICS<sup>†</sup>**

Figures 1 through 4 show the typical power dissipation for an SN74BCT373 over variations in outputs switching, output frequency, and capacitive load.



<sup>†</sup> The dashed lines are for the DB package only.



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated