|                                                                                                                                               | 3.3-V PHASE-LOCK LOOP CLOCK DRIVER<br>WITH 3-STATE OUTPUTS<br>SCAS576A – JULY 1996 – REVISED OCTOBER 1996 |
|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| <ul> <li>Phase-Lock Loop Clock Distribution for</li></ul>                                                                                     | PW PACKAGE                                                                                                |
| Synchronous DRAM Applications                                                                                                                 | (TOP VIEW)                                                                                                |
| <ul> <li>Distributes One Clock Input to One Bank of</li></ul>                                                                                 | AGND 1 24 CLK                                                                                             |
| Five and One Bank of Four Outputs                                                                                                             | V <sub>CC</sub> 2 23 AV <sub>CC</sub>                                                                     |
| <ul> <li>Separate Output Enable for Each Output</li></ul>                                                                                     | 1Y0 [] 3 22 [] V <sub>CC</sub>                                                                            |
| Bank                                                                                                                                          | 1Y1 [] 4 21 [] 2Y0                                                                                        |
| <ul> <li>External Feedback (FBIN) Pin Is Used to</li></ul>                                                                                    | 1Y2 5 20 2Y1                                                                                              |
| Synchronize the Outputs to the Clock Input                                                                                                    | GND 6 19 GND                                                                                              |
| <ul> <li>No External RC Network Required</li> <li>Operates at 3.3-V V<sub>CC</sub></li> <li>Packaged in Plastic 24-Pin Thin Shrink</li> </ul> | GND [] 7 18 ] GND<br>1Y3 [] 8 17 ] 2Y2<br>1Y4 [] 9 16 ] 2Y3                                               |
| Small-Outline Package                                                                                                                         | V <sub>CC</sub> [] 10 15 [] V <sub>CC</sub><br>1G [] 11 14 [] 2G<br>FBOUT [] 12 13 [] FBIN                |

#### description

The CDC509 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDC509 operates at 3.3-V V $_{
m CC}$  and is designed to drive up to five clock loads per output.

One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at CLK. Each bank of outputs can be enabled or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDC509 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC509 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required, following power up and application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or feedback signals. The PLL can be bypassed for test purposes by strapping AV<sub>CC</sub> to ground.

The CDC509 is characterized for operation from 0°C to 70°C.

|   | FUNCTION TABLE |    |     |             |             |       |  |  |
|---|----------------|----|-----|-------------|-------------|-------|--|--|
|   | INPUTS         |    |     | OUTPUTS     |             |       |  |  |
| 1 | G              | 2G | CLK | 1Y<br>(0:4) | 2Y<br>(0:3) | FBOUT |  |  |
|   | Х              | Х  | Г   | L           | L           | Г     |  |  |
|   | L              | L  | н   | L           | L           | Н     |  |  |
|   | L              | н  | н   | L           | н           | Н     |  |  |
|   | Н              | L  | н   | н           | L           | н     |  |  |
|   | н              | Н  | Н   | Н           | Н           | Н     |  |  |

ELINCTION TABLE



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.



CDC509

## **CDC509** 3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS SCAS576A – JULY 1996 – REVISED OCTOBER 1996

### functional block diagram





### **Terminal Functions**

| TE      | RMINAL        | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|---------|---------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME    | NO.           | ITPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| CLK     | 24            | I      | Clock input. CLK provides the clock signal to be distributed by the CDC509 clock driver. CLK is used to provide the reference signal to the integrated PLL that generates the clock output signals. CLK must have a fixed frequency and fixed phase for the PLL to obtain phase lock. Once the circuit is powered up and a valid CLK signal is applied, a stabilization time is required for the PLL to phase lock the feedback signal to its reference signal. |  |  |
| FBIN    | 13            | I      | Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN must be hard-wired to FBOUT to complete the PLL. The integrated PLL synchronizes CLK and FBIN so that there is nominally zero phase error between CLK and FBIN.                                                                                                                                                                                                                     |  |  |
| 1G      | 11            | I      | Output bank enable. 1G is the output enable for outputs $1Y(0:4)$ . When 1G is low, outputs $1Y(0:4)$ are disabled to a logic-low state. When 1G is high, all outputs $1Y(0:4)$ are enabled and switch at the same frequency as CLK.                                                                                                                                                                                                                            |  |  |
| 2G      | 14            | I      | Output bank enable. 2G is the output enable for outputs 2Y(0:3). When 2G is low, outputs 2Y(0:3) are disabled to a logic low state. When 2G is high, all outputs 2Y(0:3) are enabled and switch at the same frequency as CLK.                                                                                                                                                                                                                                   |  |  |
| FBOUT   | 12            | 0      | Feedback output. FBOUT is dedicated for external feedback. It switches at the same frequency as CLK. When externally wired to FBIN, FBOUT completes the feedback loop of the PLL.                                                                                                                                                                                                                                                                               |  |  |
| 1Y(0:4) | 3, 4, 5, 8, 9 | 0      | Clock outputs. These outputs provide low-skew copies of CLK. Output bank 1Y(0:4) is enabled via the 1G input. These outputs can be disabled to a logic-low state by deasserting the 1G control input.                                                                                                                                                                                                                                                           |  |  |
| 2Y(0:3) | 16, 17, 20 21 | 0      | Clock outputs. These outputs provide low-skew copies of CLK. Output bank 2Y(0:3) is enabled via the 2G input. These outputs can be disabled to a logic-low state by deasserting the 2G control input.                                                                                                                                                                                                                                                           |  |  |
| AVCC    | 23            | Power  | Analog power supply. AV <sub>CC</sub> provides the power reference for the analog circuitry. In addition, AV <sub>CC</sub> can be used to bypass the PLL for test purposes. When AV <sub>CC</sub> is strapped to ground, PLL is bypassed and CLK is buffered directly to the device outputs.                                                                                                                                                                    |  |  |
| AGND    | 1             | Ground | Analog ground. AGND provides the ground reference for the analog circuitry.                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| VCC     | 2, 10, 15, 22 | Power  | Power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| GND     | 6, 7, 18, 19  | Ground | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| V              |
|----------------|
|                |
| V              |
|                |
| V              |
|                |
| V              |
| ۱A             |
| ۱A             |
| ۱A             |
| ۱A             |
| W              |
| °C             |
| ר.<br>ר.<br>ר. |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
  - 2. This value is limited to 4.6 V maximum.
  - 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002.



### recommended operating conditions (see Note 4)

|     |                                | MIN | MAX | UNIT |
|-----|--------------------------------|-----|-----|------|
| Vcc | Supply voltage                 | 3   | 3.6 | V    |
| VIH | High-level input voltage       | 2   |     | V    |
| VIL | Low-level input voltage        |     | 0.8 | V    |
| VI  | Input voltage                  | 0   | VCC | V    |
| ЮН  | High-level output current      |     | -20 | mA   |
| IOL | Low-level output current       |     | 20  | mA   |
| ТА  | Operating free-air temperature | 0   | 70  | °C   |

NOTE 4: Unused inputs must be held high or low to prevent them from floating.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS                                                | Vcc            | MIN TY               | YP <sup>†</sup> MAX | UNIT     |  |
|-----------|----------------------------------------------------------------|----------------|----------------------|---------------------|----------|--|
| VIK       | I <sub>I</sub> = -18 mA                                        | 3 V            |                      | -1.2                | V        |  |
| Vou       | I <sub>OH</sub> = -100 μA                                      | MIN to MAX     | V <sub>CC</sub> -0.2 |                     | V        |  |
| VOH       | $I_{OH} = -20 \text{ mA}$                                      | 3 V            | 2.4                  |                     | <b>1</b> |  |
| Ve        | I <sub>OL</sub> = 100 μA                                       | MIN to MAX     |                      | 0.2                 | 0.2 V    |  |
| VOL       | I <sub>OL</sub> = 20 mA                                        | 3 V            |                      | 0.55                | v        |  |
| Ц         | $V_{I} = V_{CC}$ or GND                                        | 3.6 V          |                      | ±5                  | μA       |  |
| lcc       | $V_{I} = V_{CC} \text{ or GND}, \qquad I_{O} = 0$              | 3.6 V          |                      |                     | mA       |  |
| ΔICC      | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3.3 V to 3.6 V |                      | 500                 | μA       |  |
| Ci        | $V_I = V_{CC}$ or GND                                          | 3.3 V          |                      | 4                   | pF       |  |
| Co        | $V_{O} = V_{CC}$ or GND                                        | 3.3 V          |                      | 6                   | pF       |  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature

|        |                                 |                | MIN | MAX | UNIT |
|--------|---------------------------------|----------------|-----|-----|------|
| fclock | Clock frequency                 |                | 25  | 125 | MHz  |
|        | Input clock duty cycle          |                | 40% | 60% |      |
|        | Stabilization time <sup>‡</sup> | After power up |     | 1   | ms   |

<sup>‡</sup> Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable.



### CDC509 3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS SCAS576A – JULY 1996 – REVISED OCTOBER 1996

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 30 \text{ pF}$ (see Note 5 and Figures 1 and 2)

| PARAMETER                             | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 3.3 V<br>± 0.165 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|---------------------------------------|-----------------|----------------|--------------------------------------|-----|------------------------------------|-----|------|
|                                       |                 | MIN MAX MIN N  |                                      |     |                                    | MAX |      |
| <sup>t</sup> phase error <sup>†</sup> | CLKIN↑          | FBIN↑          |                                      |     | -150                               | 150 | ps   |
| <sup>t</sup> sk(o) <sup>†</sup>       | Any Y or FBOUT  | Any Y or FBOUT |                                      |     |                                    | 250 | ps   |
| Jitter(pk-pk)                         |                 | Any Y or FBOUT |                                      |     | -100                               | 100 | ps   |
| Duty cycle                            |                 | Any Y or FBOUT |                                      |     | 45%                                | 55% |      |
| t <sub>r</sub>                        |                 | Any Y or FBOUT | 0.4                                  | 1.6 | 0.5                                | 2   | ns   |
| tf                                    |                 | Any Y or FBOUT | 0.4                                  | 1.6 | 0.5                                | 2   | ns   |

<sup> $\dagger$ </sup> The t<sub>sk(0)</sub> specification is only valid for equal loading of all outputs.

NOTE 5: The specifications for parameters in this table are applicable only after any appropriate stabilization time has elapsed.

### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. CL includes probe and jig capacitance.
  - B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  100 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
  - C. The outputs are measured one at a time with one transition per measurement.

#### Figure 1. Load Circuit and Voltage Waveforms





Figure 2. Phase Error and Skew Calculations





#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated