# 3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS SCAS560B - DECEMBER 1995 - REVISED JULY 1996 - Low-Output Skew and Jitter for Clock Distribution and Synchronization - Operates at 3.3-V V<sub>CC</sub> - Distributes One Clock Input to 16 Outputs - Four Select Inputs Configure Output Frequency - Internal Loop Filter Eliminates the Need for External RC Network - Dedicated External Feedback Output and Input for Phase Synchronization With the Clock Input - Applications for Synchronous DRAM, High-Speed Microprocessors, and SSTL\_3 Applications - LVTTL- or SSTL\_3-Compatible Inputs and Outputs - Distributed V<sub>CC</sub> and GND Pin Configuration Minimize High-Speed Switching Noise - Meets SSTL\_3 Class 1 and 2 Specifications - Packaged in 56-Pin Plastic Small-Outline Package ### description The CDC2587 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the clock output signals to the clock input (CLKIN) signal. The CDC2587 operates at 3.3-V $V_{CC}$ and provides LVTTL-SSTL\_3-compatible inputs and outputs. The CDC2587 operates at frequencies 16.67 MHz to 150 MHz, and is ideally suited for high-speed microprocessor and synchronous DRAM applications. The CDC2587 provides integrated 25- $\Omega$ series damping resistors to improve signal integrity. ### DGG PACKAGE (TOP VIEW) A dedicated feedback output (FBOUT) is used to synchronize the output clocks in frequency and phase to the CLKIN reference. Four banks of four outputs (1Yn, 2Yn, 3Yn, 4Yn) are configured to operate at specified ratios of the input frequency by four select (SELn) inputs . Selectable ratios of the input frequency are 1X, 2X, 3X, 1/2X, and 1/3X. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. The output-enable $(\overline{OE})$ input provides control for the Y output banks. When $\overline{OE}$ is high, the outputs are in a high-impedance state. When $\overline{OE}$ is low, the outputs switch in accordance with the select inputs. RESET provides a master reset for the CDC2587 counter circuitry. This allows the outputs to be reset to a known state. TEST provides a bypass of the integrated PLL and divider circuitry. When TEST is high, CLKIN bypasses the PLL and is buffered directly to the outputs. The loop filter components of the PLL are integrated on the CDC2587. This reduces the need for external loop components and provides an easily implemented PLL circuit. FBOUT should be connected to the feedback input (FBIN) for normal operation of the PLL. The voltage-controlled oscillator (VCO) of the integrated PLL has an operating range of 100 MHz to 300 MHz. The VCO is designed to operate at two to twelve times the CLKIN frequency. This allows the CDC2587 to achieve output frequencies from 16.67 MHz to 150 MHz, with a duty cycle of 50% $\pm$ 5% ensured. Independent analog V<sub>CC</sub> (AV<sub>CC</sub>) and ground (AGND) connections are provided for VCO stability. CLKIN and FBIN can be configured to switch at SSTL\_3 input levels by connecting V<sub>RFF</sub> to a nominal reference voltage of 1.5 V. If VREE is strapped to GND, CLKIN and FBIN switch at normal TTL input thresholds. Because the CDC2587 is based on PLL technology, it requires a stabilization time to achieve phase lock of the feedback signal to the CLKIN reference. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLKIN. In addition, a stabilization time may be required, following changes to the SELn inputs, TEST inputs, or a change in frequency of CLKIN. ### **FUNCTION TABLE** (PLL enabled) | | INPUTS | | | | | | 0 | UTPUTS | | | | |----|--------|------|------|------|---------------------|---------------------|--------|---------|---------|---------|---------| | OE | SEL3 | SEL2 | SEL1 | SEL0 | F <sub>IN</sub> min | F <sub>IN</sub> max | FBOUT | 1Y(0:3) | 2Y(0:3) | 3Y(0:3) | 4Y(0:3) | | Н | Х | Χ | Χ | Х | Note 1 | Note 1 | Note 1 | Hi Z | Hi Z | Hi Z | Hi Z | | L | L | L | L | L | 50 MHz | 150 MHz | VCO/2 | 1X | 1X | 1X | 1X | | L | L | L | L | Н | 25 MHz | 75 MHz | VCO/4 | 1X | 1X | 1X | 2X | | L | L | L | Н | L | 25 MHz | 75 MHz | VCO/4 | 1X | 1X | 2X | 2X | | L | L | L | Н | Н | 25 MHz | 75 MHz | VCO/4 | 1X | 2X | 2X | 2X | | L | L | Н | L | L | 25 MHz | 75 MHz | VCO/4 | 2X | 2X | 2X | 2X | | L | L | Н | L | Н | 16.67 MHz | 50 MHz | VCO/6 | 1X | 1X | 1X | 3X | | L | L | Н | Н | L | 16.67 MHz | 50 MHz | VCO/6 | 1X | 1X | 3X | 3X | | L | L | Н | Н | Н | 16.67 MHz | 50 MHz | VCO/6 | 1X | 3X | 3X | 3X | | L | Н | L | L | L | 16.67 MHz | 50 MHz | VCO/6 | 3X | 3X | 3X | 3X | | L | Н | L | L | Н | 50 MHz | 150 MHz | VCO/2 | 1X | 1X | 1X | 1/2X | | L | Н | L | Н | L | 50 MHz | 150 MHz | VCO/2 | 1X | 1X | 1/2X | 1/2X | | L | Н | L | Н | Н | 50 MHz | 150 MHz | VCO/2 | 1X | 1/2X | 1/2X | 1/2X | | L | Н | Н | L | L | 50 MHz | 150 MHz | VCO/2 | 1/2X | 1/2X | 1/2X | 1/2X | | L | Н | Н | L | Н | 50 MHz | 150 MHz | VCO/2 | 1X | 1X | 1X | 1/3X | | L | Н | Н | Н | L | 50 MHz | 150 MHz | VCO/2 | 1X | 1X | 1/3X | 1/3X | | L | Н | Н | Н | Н | 50 MHz | 150 MHz | VCO/2 | 1X | 1/3X | 1/3X | 1/3X | NOTE 1: Minimum and maximum input frequency and FBOUT frequency depend on the configuration of the SELn inputs. PRODUCT PREVIEW ### functional block diagram ### **Terminal Functions** | TERM | /INAL | | DECORPORTION | | | | | |------------------------------------------|--------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | | CLKIN | 1 | | Clock input. CLKIN provides the clock signal to be distributed by the CDC2587 clock-driver circuit. CLKIN is used to provide the reference signal to the integrated PLL that generates the clock output signals. CLKIN must have a fixed frequency and fixed phase for the PLL to obtain phase lock. Once the circuit is powered up and a valid CLKIN signal is applied, a stabilization time is required for the PLL to phase lock the feedback signal to its reference signal. | | | | | | FBIN | 3 | _ | Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN should be wired to FBOUT. The integrated PLL adjusts the output clocks to obtain zero phase delay between the FBIN and CLKIN inputs. | | | | | | VREF | 2 | _ | Voltage reference. $V_{REF}$ is the reference voltage required for SSTL operation. A nominal voltage of 1.5 V should be applied when SSTL operation of the CLKIN and FBIN signals is required. If $V_{REF}$ is strapped to GND, CLKIN and FBIN operate at TTL switching levels. | | | | | | ŌĒ | 30 | _ | Output enable. $\overline{OE}$ is the output enable for all of the Y outputs. When $\overline{OE}$ is low, all Y outputs are enabled. When $\overline{OE}$ is high, all Y outputs are in the high-impedance state. FBOUT is not disabled by $\overline{OE}$ , therefore the PLL is not disrupted when placing the Y outputs into the high-impedance state. | | | | | | TEST | 31 | _ | Test input. TEST is used to bypass the PLL circuitry for factory testing of the device. When TEST is low, all outputs operate using the PLL circuitry. When TEST is high, the device is placed in a test mode that bypasses the PLL circuitry. | | | | | | RESET | 32 | _ | Reset input. RESET is used to reset the counter circuit that divides the VCO output frequency. Y outputs configured as fractional frequencies of the input signal may be reset to a known state. RESET is a negative-edge-triggered signal. When a high-to-low edge occurs at RESET, the counter that divides the VCO output signal is asynchronously cleared to a low level. | | | | | | SEL(0:3) | 28–25 | I | Select inputs. SEL(0:3) configure the frequency of the Y outputs in banks of four. | | | | | | 1Y(0:3)<br>2Y(0:3)<br>3Y(0:3)<br>4Y(0:3) | 8, 9, 12, 13<br>16, 17, 20, 21<br>36, 37, 40, 41<br>44, 45, 48, 49 | 0 | Clock outputs. These output pins are configured by SEL(0:3) to transmit a multiple or fraction of the input frequency. The relationship between the CLKIN frequency and the output frequency is dependent on the select inputs. Due to normal operation of the PLL, the duty cycle of the Y output signals is nominally 50%, independent of the duty cycle of CLKIN. All outputs provide integrated $25-\Omega$ series-damping resistors to improve signal integrity at the load. | | | | | | FBOUT | 5 | 0 | Feedback output. FBOUT is synchronized in phase and frequency to the input clock. FBOUT is not a 3-state output and is not disabled when $\overline{OE}$ is asserted low. A stabilization time is required on power up and the application of a fixed frequency, fixed-phase signal at CLKIN. In addition, the stabilization time may be required when changes occur to the input signal or the states of the SEL(0:3) control inputs. | | | | | ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | |-------------------------------------------------------------------------------|--------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 2) | –0.5 V to 7 V | | Voltage range applied to any output in the high state | | | or power-off state, V <sub>O</sub> (see Note 2) | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Current into any output in the low state, I <sub>O</sub> | 24 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –20 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 3). | 1.2 W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 2. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the Package Thermal Considerations application note in the ABT Advanced BiCMOS Technology Data Book, literature number SCBD002. ### **CDC2587** 3.3-V PHASE-LOCK LOOP CLOCK DRIVER **WITH 3-STATE OUTPUTS** SCAS560B - DECEMBER 1995 - REVISED JULY 1996 ### recommended operating conditions (see Note 4) | | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------|-----------------------------------------------------------|--------------------------|-----|--------------------------|------| | Vcc | Supply voltage | | 3 | | 3.6 | V | | VREF | SSTL reference voltage | 1.3 | 1.5 | 1.7 | V | | | ٧ <sub>I</sub> | Input voltage | | 0 | | 5.5 | V | | | | CLKIN, FBIN | V <sub>REF</sub> +100 mV | | | | | VIH | High-level input voltage | CLKIN, FBIN (V <sub>REF</sub> = GND) | 2 | | | V | | | | Other inputs | 2 | | | | | | | CLKIN, FBIN | KIN, FBIN \ | | V <sub>REF</sub> -100 mV | | | V <sub>IL</sub> | Low-level input voltage | -level input voltage CLKIN, FBIN (V <sub>REF</sub> = GND) | | 0.8 | V | | | | | Other inputs | | | 0.8 | | | IOH | High-level output current | | | | -12 | mA | | loL | Low-level output current | | | | 12 | mA | | TA | Operating free-air temperature | | 0 | | 70 | °C | NOTE 4: Unused inputs must be held high or low to prevent them from floating. ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | |----------------|--------------------------------------------|------------------------------------------|---------------------------|------------------------------|-----|------|------|--| | VIK | V <sub>CC</sub> = 3 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | | Vari | $V_{CC} = MIN \text{ to } MAX^{\ddagger},$ | $I_{OH} = -100 \mu A$ | I <sub>OH</sub> = -100 μA | | | | | | | VOH | $V_{CC} = 3 V$ | $I_{OH} = -12 \text{ mA}$ | | 2.4 | | | ٧ | | | VOL | VCC = 3 V | $I_{OL} = 100 \mu A$ | | | | 0.2 | V | | | VOL | VCC = 3 V | $I_{OL} = 12 \text{ mA}$ | | | | 0.4 | V | | | | $V_{CC} = 0$ or MAX $\ddagger$ , | $V_{I} = 3.6 V,$ | $V_{REF} = GND$ | | | ±10 | | | | lį | Vaa – 3 6 V | $V_I = V_{CC}$ or GND, | V <sub>REF</sub> = GND | | | ±1 | μΑ | | | | VCC = 3.6 V | $V_I = 2.1 \text{ V or } 0.9 \text{ V},$ | V <sub>REF</sub> = 1.5 V | | | ±1 | | | | lozh | $V_{CC} = 3.6 \text{ V},$ | VO = 3 V | | | | 10 | μΑ | | | lozL | $V_{CC} = 3.6 \text{ V},$ | VO = 0 | | | | -10 | μΑ | | | laa | V <sub>C,C</sub> = 3.6 V, | $V_I = V_{CC}$ or GND, | V <sub>REF</sub> = GND | | | 1 | mA | | | Icc | $I_{O}=0$ , | $V_I = 2.1 \text{ V or } 0.9 \text{ V},$ | V <sub>REF</sub> = 1.5 V | 0.4<br>±10<br>±1<br>±1<br>10 | ША | | | | | C. | $V_I = V_{CC}$ or GND, | V <sub>REF</sub> = GND | | | 3 | | n.E | | | C <sub>i</sub> | $V_1 = 2.1 \text{ V or } 0.9 \text{ V},$ | V <sub>REF</sub> = 1.5 V | | | 3 | | pF | | | C | $V_0 = 3 \text{ V or } 0,$ | V <sub>REF</sub> = GND | | | 6 | | pF | | | C <sub>o</sub> | $V_0 = 2.1 \text{ V or } 0.9 \text{ V},$ | V <sub>REF</sub> = 1.5 V | | | 6 | | þг | | <sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. ‡ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. # **PRODUCT PREVIEW** timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Note 5) | | | | MIN | MAX | UNIT | |--------|---------------------------------|----------------------------------------------------|-----|-----|------| | | | VCO is operating at six times the CLKIN frequency | | 50 | | | fclock | Input clock frequency | VCO is operating at four times the CLKIN frequency | 25 | 75 | MHz | | | | VCO is operating at two times the CLKIN frequency | 50 | 150 | | | | Input clock duty cycle | | 40% | 60% | | | | | After OE↓ | 5 | | | | | Stabilization time <sup>†</sup> | After SELn | | | μs | | | | After power up and CLKIN | | 5 | | <sup>†</sup> Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLKIN. Until phase lock is obtained, the specifications for propagation delay and skew parameters given in the switching characteristics table are not applicable. NOTE 5: Preliminary specifications are based on SPICE analysis. ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 30$ pF (see Note 6 and Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | TYP MAX | UNIT | |----------------------------------------|-----------------|----------------|------|---------|------| | f <sub>max</sub> | | | | 150 | MHz | | <sup>t</sup> phase error | CLKIN↑ | FBIN↑ | -300 | +300 | ps | | t <sub>sk(0)</sub> same frequency | | V | | 250 | | | t <sub>Sk(O)</sub> different frequency | | ĭ | | 500 | ps | | Jitter (peak to peak) | CLKIN↑ | Υ↑ | -75 | +75 | ps | | Duty cycle | | Υ | 45% | 55% | | | t <sub>r</sub> | | | | | ns | | t <sub>f</sub> | | | | | ns | NOTE 6: The specifications for parameters in this table are applicable only after any appropriate stabilization time has elapsed. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $V_{REF} = V_{TT} = V_{CC} \times 0.45$ , $C_L = 30$ pF (see Note 6 and Figure 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | TYP | MAX | UNIT | |----------------------------------------|--------------------|----------------|------|-----|------|------| | f <sub>max</sub> | | | 150 | | | MHz | | <sup>t</sup> phase error | CLKIN <sup>↑</sup> | FBIN↑ | -300 | | +300 | ps | | t <sub>sk(o)</sub> same frequency | | Y | | | 250 | | | t <sub>sk(o)</sub> different frequency | | ĭ | | | 500 | ps | | Jitter (peak to peak) | CLKIN <sup>↑</sup> | Υ↑ | -75 | | +75 | ps | | Duty cycle | | Υ | 45% | | 55% | | | t <sub>r</sub> | | | | | | ns | | t <sub>f</sub> | | | | | | ns | NOTE 6: The specifications for parameters in this table are applicable only after any appropriate stabilization time has elapsed. ### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 150 MHz, $Z_O = 50 \Omega$ , $t_r \leq 2.5$ ns, $t_f \leq 2.5$ ns. - C. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 150 MHz, Z<sub>O</sub> = 50 $\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - C. The outputs are measured one at a time with one transition per measurement. - D. $VTT = VREF = VCC \times 0.4$ Figure 2. Load Circuit and Voltage Waveforms for SSTL\_3 Class 1 ### **IMPORTANT NOTICE** Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1996, Texas Instruments Incorporated