SCAS558B - DECEMBER 1995 - REVISED OCTOBER 1996

| <ul> <li>One 18.432-MHz Reference Clock Output</li> <li>One 33.875-MHz Reference Clock Output</li> <li>Output Clock Frequencies Derived From an<br/>18.432-MHz Crystal Input</li> <li>3.3-V CMOS Outputs</li> </ul> | CLK1<br>EST<br>CLK2<br>CC |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| <ul> <li>One 18.432-MHz Reference Clock Output</li> <li>One 33.875-MHz Reference Clock Output</li> <li>Output Clock Frequencies Derived From an<br/>18.432-MHz Crystal Input</li> <li>3.3-V CMOS Outputs</li> </ul> | CLK2                      |
| <ul> <li>Output Clock Frequencies Derived From an<br/>18.432-MHz Crystal Input</li> <li>3.3-V CMOS Outputs</li> </ul>                                                                                               | -                         |
| 18.432-MHz Crystal Input       GND [ 5 20 ] G         • 3.3-V CMOS Outputs       PWRDN [ 6 19 ] N                                                                                                                   | /cc                       |
| • 3.3-V CMOS Outputs                                                                                                                                                                                                | GND                       |
|                                                                                                                                                                                                                     | SND                       |
| Separate Analog Core and Output Supply     V <sub>CC</sub> [ 8 17 ] F                                                                                                                                               | CLK3                      |
| Internal Loop Filters for Phase-Lock Loops     GND [ 10 15] A                                                                                                                                                       | GND<br>V <sub>CC</sub>    |

NC – No internal connection

### description

The CDC9171 is a high-performance clock synthesizer that generates the required clock signals needed for a DVD system.

The CDC9171 generates all output frequencies from an 18.432-MHz crystal. The 18.432-MHz (FCLK1) reference clock output is buffered from the integrated oscillators. Two integrated phase-lock loops (PLL) synthesize the 27-MHz (FCLK2, FCLK3) and the 33.868-MHz (FCLK4) reference clock outputs from the 18.4320-MHz crystal. The oscillator and PLLs can be bypassed in the TEST mode. When TEST is high, input 1X1 is buffered to all outputs.

All clock outputs provide low-jitter clock signals for reliable clock operation. PWRDN is used to disable the PLLs and output buffers. When low, PWRDN disables the integrated PLLs and forces all outputs to a logic-low state.

Because the CDC9171 is based on PLL circuitry, it requires a stabilization time to achieve phase lock of the PLL. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at the 1X1 input and upon activation, following the transition of PWRDN to a logic-high state.

|       | INPUTS OUTPUTS |            |            |           |            |  |
|-------|----------------|------------|------------|-----------|------------|--|
| PWRDN | TEST           | 1X1        | FCLK1      | FCLK(2–3) | FLCK4      |  |
| L     | Х              | Х          | L          | L         | L          |  |
| Н     | L              | 18.432 MHz | 18.432 MHz | 27 MHz    | 33.868 MHz |  |
| н     | Н              | L          | L          | L         | L          |  |
| Н     | Н              | Н          | Н          | Н         | Н          |  |

FUNCTION TABLE



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



Copyright © 1996, Texas Instruments Incorporated

SCAS558B - DECEMBER 1995 - REVISED OCTOBER 1996

#### functional block diagram



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                         | –0.5 V to 4.6 V                           |
|-------------------------------------------------------------------------------|-------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                              | –0.5 V to 6.5 V                           |
| Voltage range applied to any output in the high state or power-off state, VO) | $\dots$ –0.5 V to V <sub>CC</sub> + 0.5 V |
| Current into any output in the low state, IO                                  | ±35 mA                                    |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                     | –50 mA                                    |
| Output clamp current, I <sub>OK</sub> (V <sub>I</sub> < 0)                    | ±50 mA                                    |
| Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2)  | 0.65 W                                    |
| Storage temperature range, T <sub>stg</sub>                                   | –65°C to 150°C                            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input clamp-current ratings are observed.

2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002.



SCAS558B - DECEMBER 1995 - REVISED OCTOBER 1996

### recommended operating conditions (see Note 3)

|     |                                | MIN | MAX | UNIT |
|-----|--------------------------------|-----|-----|------|
| VCC | Supply voltage                 | 3   | 3.6 | V    |
| VI  | Input voltage (PWRDN only)     | 0   | 5.5 | V    |
| VIH | High-level input voltage       | 2   |     | V    |
| VIL | Low-level input voltage        |     | 0.8 | V    |
| IOH | High-level output current      |     | -8  | mA   |
| IOL | Low-level output current       |     | 8   | mA   |
| ТĄ  | Operating free-air temperature | 0   | 70  | °C   |

NOTE 3: Unused inputs must be held high or low to prevent them from floating.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                                                  |                            | T <sub>A</sub> = 25°C         |     |     | MIN   | МАХ | UNIT |    |
|-----------------|------------------------------------------------------------------|----------------------------|-------------------------------|-----|-----|-------|-----|------|----|
| PARAMETER       |                                                                  |                            | MIN                           | TYP | MAX | WIIIN | MAX | UNIT |    |
| VIK             | V <sub>CC</sub> = 3 V,                                           | lj = -18 mA                |                               |     |     | -1.2  |     | -1.2 | V  |
| VOH             | V <sub>CC</sub> = 3 V,                                           | I <sub>OH</sub> =8 mA      |                               | 2.4 |     |       | 2.4 |      | V  |
| V <sub>OL</sub> | V <sub>CC</sub> = 3 V,                                           | I <sub>OL</sub> = 8 mA     |                               |     |     | 0.4   |     | 0.4  | V  |
| II,†            | V <sub>CC</sub> = 3.6 V,                                         | $V_I = V_{CC}$ or GN       | D                             |     |     | ±1    |     | ±1   | μΑ |
|                 | V <sub>CC</sub> = 3.6 V,                                         | l <u>0</u> = 0             | Outputs active<br>(PWRDN = H) |     | 20  | 35    |     | 35   | mA |
| lcc             | $V_{CC} = 3.6 V,$ $I_{O} = 0$<br>$V_{I} = V_{CC} \text{ or GND}$ | Outputs low<br>(PWRDN = L) |                               | 5   | 10  |       | 10  | ma   |    |
| Cit             | V <sub>I</sub> = 3 V or 0                                        |                            | -                             |     | 7   |       |     |      | pF |
| Co              | $V_{O} = 3 V \text{ or } 0$                                      |                            |                               |     | 8   |       |     |      | pF |

<sup>†</sup> Except for crystal input (1X1)

## timing requirements over recommended ranges of supply voltage and operating free-air temperature

|                     |                | MIN | MAX | UNIT |
|---------------------|----------------|-----|-----|------|
| Stabilization time‡ | After PWRDN ↑  |     | 5   | me   |
| Stablization time+  | After power up |     | 5   | ms   |

<sup>‡</sup> Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at 1X1.

## switching characteristics over recommended free-air temperature range for 3-V outputs (see Figure 1)§

| PARAMETER        |                                      | V <sub>CC</sub> = 3.3 V,<br>T <sub>A</sub> = 25°C |     | V <sub>CC</sub> = 3 V to 3.6 V,<br>T <sub>A</sub> = 0°C to 70°C |      | UNIT |
|------------------|--------------------------------------|---------------------------------------------------|-----|-----------------------------------------------------------------|------|------|
|                  |                                      | MIN                                               | MAX | MIN                                                             | MAX  |      |
| littor           | FCLK1                                |                                                   |     |                                                                 | ±200 |      |
| Jitter           | All other outputs                    |                                                   |     |                                                                 | ±250 | ps   |
| Duty cycle       | Any output                           |                                                   |     | 45%                                                             | 55%  |      |
| t <sub>r</sub> ¶ | Any output ( $C_L = 20 \text{ pF}$ ) |                                                   |     |                                                                 | 2.5  | ns   |
| tf¶              | Any output ( $C_L = 20 \text{ pF}$ ) |                                                   |     |                                                                 | 2.5  | ns   |

§ Specifications are applicable only after the PLL stabilization time has elapsed.

 $\P$  Rise and fall times are characterized using the test circuit shown in Figure 1.

SCAS558B - DECEMBER 1995 - REVISED OCTOBER 1996



### PARAMETER MEASUREMENT INFORMATION

- NOTES: A. C<sub>L</sub> inlcudes probe and jig capacitance. B. The outputs are measured one at a time with one transition per measurement.

Figure 1. Voltage Waveform and Load Circuit



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated