SCAS547B – NOVEMBER 1995 – REVISED JUNE 1996

| •           | P6 Microprocessor Clock Generation With<br>Mixed 2.5-V and 3.3-V Signaling         | DL PAC<br>(TOP )      | CKAGE<br>VIEW)                      |
|-------------|------------------------------------------------------------------------------------|-----------------------|-------------------------------------|
| •           | Four 2.5-V CPU Clock Outputs With<br>Programmable Frequency (60 MHz and<br>66 MHz) | REF1 [1<br>REF0 2     | 48 V <sub>CC</sub><br>47 REF2       |
| •           | 2.5-V IOAPIC Clock Output                                                          | GND [] 3<br>XIN [] 4  | 46 V <sub>CCO2</sub><br>45 0 IOAPIC |
| ٠           | Eight 3.3-V PCI Clock Outputs                                                      |                       | 44 GND                              |
| •           | Two 3.3-V 48-MHz Serial Bus Clocks                                                 | PCLK_EN               | 43 GND                              |
| •           | 3.3-V 24-MHz Floppy Controller Clock                                               | V <sub>CCO3</sub> [ 7 | 42 HCLK0                            |
| •           | Three 3.3-V 14.318-MHz Reference Clock                                             | PCLK0 🛛 8             | 41 HCLK1                            |
| •           | Outputs                                                                            | PCLK1                 | 40 🛛 V <sub>CCO2</sub>              |
|             | -                                                                                  | GND 🛛 10              | 39 HCLK2                            |
| •           | All Output Clock Frequencies Derived From<br>a Single 14.31818-MHz Crystal Input   |                       |                                     |
|             |                                                                                    |                       | 37 GND                              |
| •           | Internal Loop Filters for Phase-Lock Loops<br>(PLLs)                               |                       | 36 (reserved)                       |
| -           |                                                                                    |                       | 35 (reserved)                       |
| •           | Power-Down and Test-Mode Support                                                   |                       | 34 V <sub>CC</sub>                  |
| •           | Packaged in Plastic 300-mil Shrink                                                 |                       |                                     |
|             | Small-Outline Package                                                              |                       | 32 GND                              |
| description |                                                                                    | GND [] 18             | 31 (reserved)                       |
|             |                                                                                    | (reserved) 19         |                                     |
|             | The CDC9161 is an integrated clock synthesizer                                     | (reserved)            |                                     |
|             | and driver specifically designed for use with                                      |                       |                                     |
|             | microprocessors manufactured by Intel. The                                         |                       |                                     |
|             | CDC9161 generates the necessary clock signals                                      | FCCLK 23<br>GND 24    | 26 SEL1                             |
|             |                                                                                    | GND II 24             | 2511 VCC                            |

both processor/chipset clocks and PCI clocks. The four host clock (HCLKn) outputs are programmable to 60 MHz or 66 MHz via the SEL control inputs. The eight PCI clock (PCLKn) outputs are one-half the HCLK frequency, and are offset 1 ns to 4 ns from the rising edge of the host clock. In addition, the CDC9161 generates a 48-MHz bus clock (SBCLK), 24-MHz floppy controller clock (FCCLK), 12-MHz keyboard controller clock (KBCLK), three copies of the 14.318-MHz reference clock (REFn), and a 2.5-V IOAPIC clock at 14.318 MHz. All output frequencies are generated from a 14.31818-MHz crystal input.

A test clock can be driven over the XIN input in the test mode. The oscillator and PLLs are bypassed when operating in the test mode.

PLLs are used to generate the host clock and serial bus clock frequencies. On-chip loop filters and internal feedback eliminate the need for external components. The PCI clock frequency is derived from the base host clock frequency; FCCLK and KBCLK are derived from the serial bus clock frequency.

The host and PCI clock outputs provide low-skew/low-jitter clock signals for reliable clock operation. All outputs are 3 state and are disabled via the SEL inputs.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.

for a high-performance PC motherboard and provides both 2.5-V and 3.3-V signaling to support



#### description (continued)

Low-power operation also is provided by the HCLK\_EN, PCLK\_EN, and PWR\_DN inputs. HCLK\_EN, when low, places all host clocks in the logic low state; all other outputs operate normally. PCLK\_EN, when low, places all PCI clocks in the logic low state; all other outputs operate normally. PWR\_DN, when low, suspends all clock outputs and the internal oscillator and PLLs are disabled to a low-power mode.

Because the CDC9161 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at the XIN input, as well as following any changes to the SEL inputs or after the return to normal operation following a low-to-high transition of PWR\_DN.

|      |      |               |        | FREQUE | NCY SELECT |            |        |        |        |
|------|------|---------------|--------|--------|------------|------------|--------|--------|--------|
| SEL1 | SEL0 | XIN           | HCLKN  | PCLKN  | REFN       | IOAPIC     | SBCLK  | FCCLK  | KBCLK  |
| L    | L    | 14.31818 MHz† | Hi-Z   | Hi-Z   | Hi-Z       | Hi-Z       | Hi-Z   | Hi-Z   | Hi-Z   |
| L    | н    | 14.31818 MHz  | 60 MHz | 30 MHz | 14.318 MHz | 14.318 MHz | 48 MHz | 24 MHz | 12 MHz |
| н    | L    | 14.31818 MHz  | 66 MHz | 33 MHz | 14.318 MHz | 14.318 MHz | 48 MHz | 24 MHz | 12 MHz |
| Н    | Н    | TCLK‡         | TCLK/2 | TCLK/4 | TCLK       | TCLK       | TCLK/2 | TCLK/4 | TCLK/8 |

<sup>†</sup> The allowable reference frequency is minimum = 14.316 MHz, nominal = 14.31818 MHz, and maximum = 14.32 MHz.

<sup>‡</sup>TCLK is a test clock at the XIN input during test mode.

|        | CLOCK ENABLE |         |        |        |                     |        |  |  |
|--------|--------------|---------|--------|--------|---------------------|--------|--|--|
| PWR_DN | HCLK_EN      | PCLK_EN | HCLKN  | PCLKN  | ALL OTHER<br>CLOCKS | vcos   |  |  |
| L      | Х            | Х       | L      | L      | L                   | Static |  |  |
| н      | L            | L       | L      | L      | Active              | Active |  |  |
| н      | L            | Н       | L      | Active | Active              | Active |  |  |
| н      | Н            | L       | Active | L      | Active              | Active |  |  |
| Н      | Н            | Н       | Active | Active | Active              | Active |  |  |



functional block diagram





SCAS547B - NOVEMBER 1995 - REVISED JUNE 1996

#### **Terminal Functions**

| TER               | MINAL                                |       | DESCRIPTION                                                     |  |  |  |
|-------------------|--------------------------------------|-------|-----------------------------------------------------------------|--|--|--|
| NAME              | NO.                                  | I/O   | DESCRIPTION                                                     |  |  |  |
| FCCLK             | 23                                   | 0     | 3.3-V floppy controller clock output at 24 MHz                  |  |  |  |
| GND               | 3, 10, 18, 24, 30,<br>32, 37, 43, 44 | GND   | Ground                                                          |  |  |  |
| HCLK_EN           | 29                                   | I     | Host (CPU) clock enable                                         |  |  |  |
| HCLK0-HCLK3       | 38, 39, 41, 42                       | 0     | 2.5-V host (CPU) clock outputs programmable to 60 MHz or 66 MHz |  |  |  |
| IOAPIC            | 45                                   | 0     | 2.5-V IOAPIC clock output at 14.318 MHz                         |  |  |  |
| KBCLK             | 33                                   | 0     | 3.3-V keyboard controller clock output at 12 MHz                |  |  |  |
| PCLK_EN           | 6                                    | I     | PCI clock enable                                                |  |  |  |
| PCLK0-PCLK7       | 8, 9, 11, 12, 13,<br>14, 16, 17      | 0     | 3.3-V PCI clock outputs at one-half HCLK frequency              |  |  |  |
| PWR_DN            | 28                                   | I     | Power-down enable                                               |  |  |  |
| Reserved          | 19, 20, 31, 35, 36                   |       | Reserved for future use                                         |  |  |  |
| REF0–REF2         | 1, 2, 47                             | 0     | 3.3-V ISA reference clock output at 14.318 MHz                  |  |  |  |
| SEL0-SEL1         | 26, 27                               | I     | Clock frequency select inputs                                   |  |  |  |
| SBCLK             | 22                                   | 0     | 3.3-V universal serial bus clock output at 48 MHz               |  |  |  |
| V <sub>CC</sub>   | 21, 25, 34, 48                       | Power | 3.3-V core power supply                                         |  |  |  |
| V <sub>CCO3</sub> | 7, 15                                | Power | 3.3-V output power supply                                       |  |  |  |
| V <sub>CCO2</sub> | 40, 46                               | Power | 2.5-V output power supply                                       |  |  |  |
| XIN               | 4                                    | I     | Crystal input                                                   |  |  |  |
| XOUT              | 5                                    | 0     | Crystal output                                                  |  |  |  |

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                                                                               | 0.5 V to 4.6 V |
|-------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                                                                    | 0.5 V to 4.6 V |
| Voltage range applied to any output in the high state or power-off state, $V_O$<br>Current into any output in the low state, $I_O$  |                |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                                                           | –18 mA         |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0)<br>Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2) |                |
| Storage temperature range, T <sub>stg</sub>                                                                                         |                |

<sup>+</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

 The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002.



SCAS547B - NOVEMBER 1995 - REVISED JUNE 1996

#### recommended operating conditions (see Note 3)

|                  |                                | MIN   | MAX                    | UNIT |
|------------------|--------------------------------|-------|------------------------|------|
| Vcc              | 3.3-V core supply voltage      | 3.135 | 3.465                  | V    |
| VCCO3            | 3.3-V I/O supply voltage       | 3.135 | 3.465                  | V    |
| VCCO2            | 2.5-V I/O supply voltage       | 2.375 | 2.9                    | V    |
| VIH3             | High-level input voltage       | 2.0   | V <sub>CCO3</sub> +0.3 | V    |
| V <sub>IL3</sub> | Low-level input voltage        | -0.3  | 0.8                    | V    |
| ЮН               | High-level output current      |       | -12                    | mA   |
| IOL              | Low-level output current       |       | 12                     | mA   |
| Т <sub>А</sub>   | Operating free-air temperature | 0     | 70                     | °C   |

NOTE 3: Unused inputs must be held high or low to prevent them from floating.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        |                                                        | TEST CONDITIONS               |                  | MIN | MAX  | UNIT |
|------------------|--------------------------------------------------------|-------------------------------|------------------|-----|------|------|
| VIK              | V <sub>CC</sub> = 3.135 V,                             | lj = -18 mA                   |                  |     | -1.2 | V    |
| VOH3             | V <sub>CC</sub> = 3.135 V,                             | $I_{OH} = -1 \text{ mA}$      |                  | 2.4 |      | V    |
| V <sub>OL3</sub> | V <sub>CC</sub> = 3.135 V,                             | I <sub>OL</sub> = 1 mA        |                  |     | 0.4  | V    |
| VOH2             | V <sub>CC</sub> = 2.375 V                              | I <sub>OH</sub> = -1 mA       |                  | 2   |      | V    |
| V <sub>OL2</sub> | V <sub>CC</sub> = 2.375 V                              | I <sub>OL</sub> = 1 mA        |                  |     | 0.4  | V    |
| lj               | V <sub>CC</sub> = 3.465 V,                             | $V_I = V_{CC}$ or GND         |                  | -5  | 5    | μA   |
| I <sub>OZ</sub>  | V <sub>CC</sub> = 3.465 V,                             | V <sub>O</sub> = 3.135 V or 0 |                  |     |      | μA   |
|                  |                                                        |                               | Outputs high     |     |      |      |
| ICC              | $V_{CC} = 3.465 V,$<br>$V_{I} = V_{CC} \text{ or GND}$ | I <sub>O</sub> = 0,           | Outputs low      |     |      | mA   |
|                  |                                                        |                               | Outputs disabled |     |      |      |
| Ci               |                                                        |                               |                  |     | 5    | pF   |
| Co               |                                                        |                               |                  |     | 6    | pF   |
| L <sub>pin</sub> |                                                        |                               |                  |     | 7    | nH   |
| C <sub>pd</sub>  | V <sub>I</sub> = 3.135 V or 0                          |                               |                  |     |      | pF   |

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Figure 4)

|                                 |                              | MIN | MAX | UNIT |
|---------------------------------|------------------------------|-----|-----|------|
|                                 | After change to SEL0 or SEL1 |     | 3   |      |
| Stabilization time <sup>†</sup> | After PWR_DWN ↑              |     | 3   | ms   |
|                                 | After power up               |     | 3   |      |

<sup>†</sup> Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at XIN.



## **CDC9161** PC MOTHERBOARD CLOCK SYNTHESIZER/DRIVER WITH 3-STATE OUTPUTS SCAS547B – NOVEMBER 1995 – REVISED JUNE 1996

### switching characteristics (see Figures 1, 2, and 3)

| DADAMETED                          | FROM    | то       | 60 N | /Hz  | 66 N | IHz  | UNIT  |
|------------------------------------|---------|----------|------|------|------|------|-------|
| PARAMETER                          | (INPUT) | (OUTPUT) | MIN  | MAX  | MIN  | MAX  | X     |
| tc <sup>†</sup>                    |         | HCLKn    | 16.7 |      | 15   |      | ns    |
| <sup>t</sup> p(H) <sup>†</sup>     |         | HCLKn    | 6.0  |      | 5.2  |      | ns    |
| <sup>t</sup> p(L) <sup>†</sup>     |         | HCLKn    | 5.8  |      | 5.0  |      | ns    |
| tr <sup>†‡</sup>                   |         | HCLKn    | 0.4  | 1.6  | 0.4  | 1.6  | ns    |
| tf <sup>†‡</sup>                   |         | HCLKn    | 0.4  | 1.6  | 0.4  | 1.6  | ps    |
| Jitter <sup>†</sup>                |         | HCLKn    |      | ±250 |      | ±250 | ps    |
| Duty cycle <sup>†</sup>            |         | HCLKn    | 45%  | 55%  | 45%  | 55%  |       |
| t <sub>skew</sub> †                |         | HCLKn    |      | 250  |      | 250  | ps    |
| tc <sup>†</sup>                    |         | PCKLn    | 33.3 |      | 30   |      | ps    |
| t <sub>p(H)</sub> †                |         | PCKLn    | 13.3 |      | 12   |      | ns    |
| <sup>t</sup> p(L) <sup>†</sup>     |         | PCKLn    | 13.3 |      | 12   |      | ps    |
| t <sub>r</sub> †‡                  |         | PCKLn    | 0.5  | 2.0  | 0.5  | 2.0  | ns    |
| tf <sup>†‡</sup>                   |         | PCKLn    | 0.5  | 2.0  | 0.5  | 2.0  | ns    |
| Jitter <sup>†</sup>                |         | PCKLn    |      | ±350 |      | ±350 | ps    |
| Duty cycle <sup>†</sup>            |         | PCKLn    | 45%  | 55%  | 45%  | 55%  |       |
| t <sub>skew</sub> †                |         | PCKLn    |      | 500  |      | 500  | ps    |
| <sup>t</sup> hpoffset <sup>†</sup> | HCLKn   | PCLKn    | 1    | 4    | 1    | 4    | ns    |
| Clock enable latency               | PCLK_EN | PCLKn↑   | 1    | 4    | 1    | 4    | HCL   |
|                                    | HCLK_EN | HCLKn↑   | 1    | 4    | 1    | 4    | cycle |

<sup>†</sup> Specifications are applicable only after the PLL stabilization time has elapsed.

<sup>‡</sup>Rise and fall times are characterized using the load circuits shown in Figure 1.



#### From Output tc Under Test **Duty Cycle** $C_L$ (see Note A) t(H) 2.0 V LOAD CIRCUIT 1.25 V 0.4 V t(Ľ tr tf 2.5-V CLOCK WAVEFORMS tc **Duty Cycle** t(H) 2.4 V 1.5 V 0.4 V t(L) tr tf

#### PARAMETER MEASUREMENT INFORMATION

3.3-V CLOCK WAVEFORMS

- NOTES: A.  $C_L$  includes probe and jig capacitance.  $C_L = 30pF$  for PCLK0–PCLK7  $C_L = 45pF$  for REF0  $C_L = 20pF$  for all other outputs

  - B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns,  $t_f \leq 2.5$  ns.
  - C. The outputs are measured one at a time with one transition per measurement.

#### Figure 1. Load Circuit and Voltage Waveforms



## CDC9161 PC MOTHERBOARD CLOCK SYNTHESIZER/DRIVER WITH 3-STATE OUTPUTS SCAS547B - NOVEMBER 1995 - REVISED JUNE 1996

#### PARAMETER MEASUREMENT INFORMATION



Figure 2. Waveforms for Calculation of  $t_{sk(o)}$  and  $t_{hpoffset}$ 



SCAS547B - NOVEMBER 1995 - REVISED JUNE 1996



HCLK Enable Timing Diagram





SCAS547B - NOVEMBER 1995 - REVISED JUNE 1996







#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated