SCAS526A - AUGUST 1995 - REVISED APRIL 1996

- Inputs Are TTL-Voltage Compatible
- *EPIC* <sup>™</sup> (Enhanced-Performance Implanted CMOS) 1-μm Process
- Package Options Include Plastic Small-Outline (D), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages, Ceramic Chip Carriers (FK) and Flatpacks (W), and Standard Plastic (N) and Ceramic (J) DIPS

### description

The 'ACT10 contain three independent 3-input NAND gates. The devices perform the Boolean functions  $Y = \overline{A \cdot B \cdot C}$  or  $Y = \overline{A} + \overline{B} + \overline{C}$  in positive logic.

The SN54ACT10 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to 125°C. The SN74ACT10 is characterized for operation from  $-40^{\circ}$ C to 85°C.

|   | FUNCTION TABLE<br>(each gate) |   |        |  |  |  |  |  |  |  |
|---|-------------------------------|---|--------|--|--|--|--|--|--|--|
|   | INPUTS                        |   | OUTPUT |  |  |  |  |  |  |  |
| Α | В                             | С | Y      |  |  |  |  |  |  |  |
| н | Н                             | Н | L      |  |  |  |  |  |  |  |
| L | Х                             | Х | н      |  |  |  |  |  |  |  |
| х | L                             | Х | н      |  |  |  |  |  |  |  |
| х | Х                             | L | н      |  |  |  |  |  |  |  |

### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Pin numbers shown are for the D, DB, J, N, PW, and W packages.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



| SN54ACT10 J OR W PACKAGE          |  |  |  |  |  |  |  |
|-----------------------------------|--|--|--|--|--|--|--|
| SN74ACT10 D, DB, N, OR PW PACKAGE |  |  |  |  |  |  |  |
| (TOP VIEW)                        |  |  |  |  |  |  |  |

|                                                       |                                 |   | ,                                    |                                                    |   |
|-------------------------------------------------------|---------------------------------|---|--------------------------------------|----------------------------------------------------|---|
| 1A [<br>1B [<br>2A [<br>2B [<br>2C [<br>2Y [<br>GND [ | 1<br>2<br>3<br>4<br>5<br>6<br>7 | Ο | 14<br>13<br>12<br>11<br>10<br>9<br>8 | V <sub>C</sub><br>1C<br>1Y<br>3A<br>3B<br>3C<br>3Y | С |
|                                                       |                                 |   |                                      |                                                    |   |

SN54ACT10 ... FK PACKAGE (TOP VIEW)



NC - No internal connection

### logic diagram, each gate (positive logic)



Copyright © 1996, Texas Instruments Incorporated

#### SCAS526A - AUGUST 1995 - REVISED APRIL 1996

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, $V_{CC}$<br>Input voltage range, $V_I$ (see Note 1)<br>Output voltage range, $V_O$ (see Note 1)<br>Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )<br>Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ )<br>Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )<br>Continuous current through $V_{CC}$ or GND<br>Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note | -0.5 V to V <sub>CC</sub> + 0.5 V   -0.5 V to V <sub>CC</sub> + 0.5 V   ±20 mA   ±20 mA   ±50 mA   ±200 mA   2): D package 1.25 W   DB package 0.5 W   N package 1.1 W   PW package 0.5 W |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Storage temperature range, T <sub>stg</sub>                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                           |

<sup>+</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils, except for the N package, which has a trace length of zero.

#### recommended operating conditions (see Note 3)

|                     |                                    | SN54ACT10 |         | SN74A | UNIT    |      |
|---------------------|------------------------------------|-----------|---------|-------|---------|------|
|                     |                                    | MIN       | MIN MAX |       | MIN MAX |      |
| VCC                 | Supply voltage                     | 4.5       | 5.5     | 4.5   | 5.5     | V    |
| VIH                 | High-level input voltage           | 2         |         | 2     |         | V    |
| VIL                 | Low-level input voltage            |           | 0.8     |       | 0.8     | V    |
| VI                  | Input voltage                      | 0         | VCC     | 0     | VCC     | V    |
| VO                  | Output voltage                     | 0         | VCC     | 0     | VCC     | V    |
| ЮН                  | High-level output current          |           | -24     |       | -24     | mA   |
| IOL                 | Low-level output current           |           | 24      |       | 24      | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | 0         | 8       | 0     | 8       | ns/V |
| Т <sub>А</sub>      | Operating free-air temperature     | -55       | 125     | -40   | 85      | °C   |

NOTE 3: Unused inputs must be held high or low to prevent them from floating.



SCAS526A - AUGUST 1995 - REVISED APRIL 1996

| PARAMETER                  | TEST CONDITIONS                                     | N.    | т    | A = 25°C | ;    | SN54A | CT10 | SN74ACT10 |      | UNIT |
|----------------------------|-----------------------------------------------------|-------|------|----------|------|-------|------|-----------|------|------|
| PARAMETER                  | TEST CONDITIONS                                     | VCC   | MIN  | TYP      | MAX  | MIN   | MAX  | MIN       | MAX  | UNIT |
|                            | lou - 50 114                                        | 4.5 V | 4.4  | 4.49     |      | 4.4   |      | 4.4       |      |      |
| VOH                        | I <sub>OH</sub> = – 50 μA                           | 5.5 V | 5.4  | 5.49     |      | 5.4   |      | 5.4       |      |      |
|                            | 1011 - 24 mA                                        | 4.5 V | 3.86 |          |      | 3.7   |      | 3.76      |      | v    |
|                            | I <sub>OH</sub> = – 24 mA                           | 5.5 V | 4.86 |          |      | 4.7   |      | 4.76      |      |      |
|                            | $I_{OH} = -50 \text{ mA}^{\dagger}$                 | 5.5 V |      |          |      | 3.85  |      |           |      |      |
|                            | $I_{OH} = -75 \text{ mA}^{\dagger}$                 | 5.5 V |      |          |      |       |      | 3.85      |      |      |
|                            | I <sub>OL</sub> = 50 μA                             | 4.5 V |      | 0.001    | 0.1  |       | 0.1  |           | 0.1  | v    |
|                            |                                                     | 5.5 V |      | 0.001    | 0.1  |       | 0.1  |           | 0.1  |      |
| Ve                         | I <sub>OL</sub> = 24 mA                             | 4.5 V |      |          | 0.36 |       | 0.5  |           | 0.44 |      |
| VOL                        |                                                     | 5.5 V |      |          | 0.36 |       | 0.5  |           | 0.44 | v    |
|                            | I <sub>OL</sub> = 50 mA <sup>†</sup>                | 5.5 V |      |          |      |       | 1.65 |           |      |      |
|                            | $I_{OL} = 75 \text{ mA}^{\dagger}$                  | 5.5 V |      |          |      |       |      |           | 1.65 |      |
| lj                         | $V_I = V_{CC}$ or GND                               | 5.5 V |      |          | ±0.1 |       | ±1   |           | ±1   | μΑ   |
| ICC                        | $V_{I} = V_{CC} \text{ or } GND, \qquad I_{O} = 0$  | 5.5 V |      |          | 4    |       | 80   |           | 40   | μA   |
| $\Delta I_{CC}^{\ddagger}$ | One input at 3.4 V, Other inputs at GND or $V_{CC}$ | 5.5 V |      | 0.6      |      |       | 1.6  |           | 1.5  | mA   |
| Ci                         | $V_{I} = V_{CC}$ or GND                             | 5 V   |      | 2.6      |      |       |      |           |      | pF   |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

<sup>†</sup>Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

<sup>‡</sup>This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | то       | T <sub>A</sub> = 25°C |     | SN54ACT10 |     | SN74ACT10 |     | UNIT |    |
|------------------|---------|----------|-----------------------|-----|-----------|-----|-----------|-----|------|----|
|                  | (INPUT) | (OUTPUT) | MIN                   | TYP | MAX       | MIN | MAX       | MIN | MAX  |    |
| <sup>t</sup> PLH | Any     | V        | 1                     | 6.5 | 9         | 1   | 10        | 1   | 10   |    |
| <sup>t</sup> PHL |         | T        | 1                     | 6.5 | 9         | 1   | 9.5       | 1   | 9.5  | ns |

### operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

| PARAMETER |                               | TEST CONDITIONS                                  | TYP | UNIT |
|-----------|-------------------------------|--------------------------------------------------|-----|------|
| Cpd       | Power dissipation capacitance | $C_L = 50 \text{ pF}, \text{ f} = 1 \text{ MHz}$ | 25  | pF   |



SCAS526A - AUGUST 1995 - REVISED APRIL 1996



### PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns. C. The outputs are measured one at a time with one input transition per measurement.

#### Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated