## 54AC16824, 54ACT16824 74AC16824, 74ACT16824 18-BIT D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS

SCAS403 - JUNE 1990

- Members of Texas Instruments Widebus™ Family
- Packaged in Shrink Small-Outline 300-mil Packages (SSOP) and 380-mil Fine-Pitch Ceramic Flat Packages Using 25-mil Center-to-Center Pin Spacings
- Inputs are TTL- or CMOS-Voltage Compatible
- 3-State Outputs Drive Bus Lines Directly
- Flow-Through Architecture Optimizes PCB Layout
- Distributed V<sub>CC</sub> and GND Pin Configuration Minimizes High-Speed Switching Noise
- EPIC™ (Enhanced-Performance Implanted CMOS) 1-μm Process
- 500-mA Typical Latch-Up Immunity at 125°C

## description

The 'AC16824 and 'ACT16824 are inverting 18-bit D-type flip-flops composed of two 9-bit sections with separate control signals. For either 9-bit flip-flop section, if the clock enable (1CLKEN or 2CLKEN) is low, the inverse of the data present at the corresponding D inputs is stored in the flip-flops on the rising edge of 1CLK (or 2CLK). When 1CLKEN (or 2CLKEN) is high, the flip-flops retain their previously stored values. Taking 1CLR (or 2CLR) ) low asynchronously clears the corresponding flip-flops.

16824, 74ACT16824 . . . DL PACKAGE 16824, 54ACT16824 . . . WD PACKAGE

(T0P VIEW)

| 1CLR              | $ _{\scriptscriptstyle 1} \cup$ | 56 | ] 1CLK                           |
|-------------------|---------------------------------|----|----------------------------------|
| 10E               | 2                               | 55 | 1CLKEN                           |
| 1Q1 [             | 3                               | 54 | 1 <del>D</del> 1                 |
| GND [             | 4                               | 53 | ] GND                            |
| 1Q2 [             | 5                               | 52 | ] 1 <mark>D</mark> 2             |
| 1Q3 [             | 6                               | 51 | ] 1 <mark>D</mark> 3             |
| Vcc [             | 7                               | 50 | ]                                |
| 1Q4 [             | 8                               | 49 | ] 1 <u>D</u> 4                   |
| 1Q5 [             | 9                               | 48 | ] 1 <u>D</u> 4<br>] 1 <u>D</u> 5 |
| 1Q6 [             | 10                              | 47 | ] 1 <del>D</del> 6               |
| GND [             | 11                              | 46 | ] GND                            |
| 1Q7 [             | 12                              | 45 | 1 <u>D</u> 7<br>1 <u>D</u> 8     |
| 1Q8 [             | 13                              | 44 |                                  |
| 1Q9 [             | 14                              | 43 | ] 1 <u>D</u> 9                   |
| 2Q1 [             | 15                              | 42 | ] 2 <u>D</u> 1                   |
| 2Q2 [             | 16                              | 41 | 2 <u>D</u> 2                     |
| 2Q3 [             | 17                              | 40 | 2 <del>D</del> 3                 |
| GND [             | 18                              | 39 | ] GND                            |
| 2Q4 [             | 19                              | 38 | 2 <u>D</u> 4                     |
| 2Q5 [             | 20                              | 37 | 2 <u>D</u> 5                     |
| 2Q6               | 21                              | 36 | j 2 <del>D</del> 6               |
| Vcc [             | 22                              | 35 | ]                                |
| 2Q7               | 23                              | 34 | ] 2 <u>D</u> 7                   |
| 2Q8               | 24                              | 33 | ] 2D8                            |
| GND [             | 25                              | 32 | ] GND                            |
| 2 <u>Q9</u> [     | 26                              | 31 | ] 2 <u>D9</u>                    |
| 20E               | 27                              | 30 | 2CLKEN                           |
| <sup>2CLR</sup> [ | 28                              | 29 | 2CLK                             |
|                   |                                 |    |                                  |

When the output enable ( $1\overline{OE}$  or  $2\overline{OE}$ ) is low, the corresponding Q outputs are active (high or low logic levels). When  $1\overline{OE}$  (or  $2\overline{OE}$ ) is high, the corresponding outputs are in the high-impedance state.  $1\overline{OE}$  (or  $2\overline{OE}$ ) does not affect the internal operation of the flip-flops: previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state.

## **FUNCTION TABLE, EACH SECTION**

| INPUTS |       |     |    | FLIP-FLOP DATA  | Q OUTPUTS                  |
|--------|-------|-----|----|-----------------|----------------------------|
| CLR    | CLKEN | CLK | OE |                 |                            |
| L      | Χ     | Χ   | L  | L               | L                          |
| Н      | Н     | Χ   | L  | Previous D Data | Inverse of Previous D Data |
| Н      | Χ     | L   | L  | Previous D Data | Inverse of Previous D Data |
| Н      | L     | 1   | L  | Current D Data  | Inverse of Current D Data  |
| Н      | Н     | Х   | Н  | Previous D Data | Z                          |
| Н      | Х     | L   | Н  | Previous D Data | Z                          |
| Н      | L     | 1   | Н  | Current D Data  | Z                          |

EPIC and Widebus are trademarks of Texas Instruments Incorporated.



The 74AC16824 and 74ACT16824 are packaged in TI's shrink small-outline package (SSOP) with 25-mil center-to-center pin spacings. This package provides twice the I/O pin count and functionality of a standard small-outline package in the same printed-circuit-board area.

The 'AC16824 has CMOS-compatible input thresholds. The 'ACT16824 has TTL-compatible input thresholds.

The 54AC16824 and 54ACT16824 are characterized over the full military temperature range of –55°C to 125°C. The 74AC16824 and 74ACT16824 are characterized for operation from –40°C to 85°C.

logic diagram (positive logic)



## **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated