|                                                                                                  |                                                        | OOP CLOCK DRI<br>H 3-STATE OUTP<br>APRIL 1994 – REVISED APRI |
|--------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------|
| <ul> <li>Low-Output Skew for Clock-Distribution<br/>and Clock-Generation Applications</li> </ul> | DL PAC<br>(TOP V                                       | -                                                            |
| <ul> <li>Operates at 3.3-V V<sub>CC</sub></li> </ul>                                             |                                                        |                                                              |
| <ul> <li>Distributes One Clock Input to Six Outputs</li> </ul>                                   | AV <sub>CC</sub> L <sub>1</sub><br>AGND L <sub>2</sub> | 28 AV <sub>CC</sub><br>27 AGND                               |
| One Select Input Configures Three Outputs                                                        |                                                        | 26 FBIN                                                      |
| to Operate at One-Half or Double the Input                                                       | SEL 4                                                  |                                                              |
| Frequency                                                                                        |                                                        | 24 ] CLR                                                     |
| <ul> <li>No External RC Network Required</li> </ul>                                              | GND 🛛 6                                                | 23 🛛 V <sub>CC</sub>                                         |
| <ul> <li>External Feedback Pin (FBIN) Is Used to</li> </ul>                                      | 1Y1 🛛 7                                                | 22 2Y1                                                       |
| Synchronize the Outputs to the Clock Input                                                       | V <sub>CC</sub> 48                                     | 21 GND                                                       |
| <ul> <li>Application for Synchronous DRAM,</li> </ul>                                            | GND U9                                                 | 20 V <sub>CC</sub>                                           |
| High-Speed Microprocessor                                                                        |                                                        | 19 2Y2                                                       |
| <ul> <li>Negative-Edge-Triggered Clear for</li> </ul>                                            | V <sub>CC</sub> [ 11<br>GND [ 12                       |                                                              |
| Half-Frequency Outputs                                                                           | 1Y3 13                                                 | 17 V <sub>CC</sub><br>16 2Y3                                 |
| <ul> <li>TTL-Compatible Inputs and Outputs</li> </ul>                                            | V <sub>CC</sub> [14                                    | 15 GND                                                       |
|                                                                                                  | *CC <b>4</b> '*                                        |                                                              |

- Outputs Drive 50-Ω Parallel-Terminated Transmission Lines
- State-of-the-Art *EPIC*-II*B*<sup>™</sup> BiCMOS Design Significantly Reduces Power Dissipation
- Distributed V<sub>CC</sub> and Ground Pins Reduce Switching Noise
- Packaged in Plastic 28-Pin Shrink Small Outline Package

#### description

The CDC536 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the clock output signals to the clock input (CLKIN) signal. It is specifically designed for use with synchronous DRAMs and popular microprocessors operating at speeds from 50 MHz to 100 MHz or down to 25 MHz on outputs configured as half-frequency outputs. The CDC536 operates at 3.3-V  $V_{CC}$  and is designed to drive a properly terminated 50- $\Omega$  transmission line.

The feedback input (FBIN) is used to synchronize the output clocks in frequency and phase to the input clock (CLKIN). One of the six output clocks must be fed back to FBIN for the PLL to maintain synchronization between CLKIN and the outputs. The output used as the feedback pin is synchronized to the same frequency as CLKIN.

The Y outputs can be configured to switch in phase and at the same frequency as CLKIN. The select (SEL) input configures three Y outputs to operate at one-half or double the CLKIN frequency depending on which pin is fed back to FBIN (see Tables 1 and 2). All output signal duty cycles are adjusted to 50% independent of the duty cycle at the input clock.

Output-enable  $(\overline{OE})$  is provided for output control. When  $\overline{OE}$  is high, the outputs are in the high-impedance state. When  $\overline{OE}$  is low, the outputs are active.  $\overline{CLR}$  is negative-edge triggered and can be used to reset the outputs operating at half frequency. TEST is used for factory testing of the device and can be use to bypass the PLL. TEST should be strapped to GND for normal operation.

Unlike many products containing PLLs, the CDC536 does not require external RC networks. The loop filter for the PLL is included on chip, minimizing component count, board space, and cost.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC-IIB is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1996, Texas Instruments Incorporated

CDC536

UL 1996

#### description (continued)

Because it is based on PLL circuitry, the CDC536 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLKIN as well as following any changes to the PLL reference or feedback signals. Such changes occur upon change of the select inputs, enabling the PLL via TEST, and upon enable of all outputs via  $\overline{OE}$ .

The CDC536 is characterized for operation from 0°C to 70°C.

#### detailed description of output configurations

The voltage-controlled oscillator (VCO) in the CDC536 has a frequency range of 100 MHz to 200 MHz, twice the operating frequency range of the CDC536 outputs. The output of the VCO is divided by two and by four to provide reference frequencies with a 50% duty cycle of one-half and one-fourth the VCO frequency. The SEL0 and SEL1 inputs determine which of the two signals are buffered to each bank of device outputs.

One device output must be externally wired to FBIN to complete the PLL. The VCO operates such that the frequency of this output matches that of the CLKIN signals. In the case that a VCO/2 output is wired to FBIN, the VCO must operate at twice the CLKIN frequency, resulting in device outputs that operate at the same or one-half the CLKIN frequency. If a VCO/4 output is wired to FBIN, the device outputs operate at the same or twice the CLKIN frequency.

#### output configuration A

Output configuration A is valid when any output configured as a 1× frequency output in Table 1 is fed back to the FBIN input. The input frequency range for the CLKIN input is 50 MHz to 100 MHz when using output configuration A. Outputs configured as 1/2× outputs operate at half the CLKIN frequency, while outputs configured as 1× outputs operate at the same frequency as the CLKIN input.

| INPUTS | OUTPUTS                        |     |  |  |
|--------|--------------------------------|-----|--|--|
| SEL    | 1/2× 1×<br>FREQUENCY FREQUENCY |     |  |  |
| L      | None                           | All |  |  |
| Н      | 1Yn                            | 2Yn |  |  |

Table 1. Output Configuration A

NOTE: n = 1, 2, 3

#### output configuration B

Output configuration B is valid when any output configured as a  $1 \times$  frequency output in Table 2 is fed back to FBIN. The input frequency range for the CLKIN input is 25 MHz to 50 MHz when using output configuration B. Outputs configured as  $1 \times$  outputs operate at the CLKIN frequency, while outputs configured as  $2 \times$  outputs operate at double the frequency of the CLKIN input.

| Table 2. Out | put Config | guration B |
|--------------|------------|------------|
|--------------|------------|------------|

| INPUTS | OUTPUTS         |                 |  |  |
|--------|-----------------|-----------------|--|--|
| SEL    | 1×<br>FREQUENCY | 2×<br>FREQUENCY |  |  |
| L      | All             | None            |  |  |
| Н      | 1Yn             | 2Yn             |  |  |

NOTE: n = 1, 2, 3



### functional block diagram





### **Terminal Functions**

| TERMINAL I/O DESCRIP |            |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------|------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                 | NO.        | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CLKIN                | 3          | I   | Clock input. CLKIN provides the clock signal to be distributed by the CDC536 clock-driver circuit. CLKIN is used to provide the reference signal to the integrated phase-lock loop that generates the clock output signals. CLKIN must have a fixed frequency and fixed phase in order for the phase-lock loop to obtain phase lock. Once the circuit is powered up and a valid CLKIN signal is applied, a stabilization time is required for the phase-lock loop to phase lock the feedback signal to its reference signal.                              |
| CLR                  | 24         | I   | Clear. CLR is used to reset the VCO/4 reference frequency. CLR is negative-edge triggered and should be strapped to V <sub>CC</sub> or GND for normal operation.                                                                                                                                                                                                                                                                                                                                                                                          |
| FBIN                 | 26         | I   | Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN must be hard wired to one of the six clock outputs to provide frequency and phase lock. The internal PLL adjusts the output clocks to obtain zero phase delay between the FBIN and differential CLKIN inputs.                                                                                                                                                                                                                                                                 |
| ŌE                   | 5          | I   | Output enable. $\overline{OE}$ is the output enable for all outputs. When $\overline{OE}$ is low, all outputs are enabled. When $\overline{OE}$ is high, all outputs are in the high-impedance state. Since the feedback signal for the phase-lock loop is taken directly from an output, placing the outputs in the high-impedance state interrupts the feedback loop; therefore, when a high-to-low transition occurs at $\overline{OE}$ , enabling the output buffers, a stabilization time is required before the phase-lock loop obtains phase lock. |
| SEL                  | 4          | I   | Output configuration select. SEL selects the output configuration for each output bank (e.g. $1\times$ , $1/2\times$ , or $2\times$ ). (see Tables 1 and 2).                                                                                                                                                                                                                                                                                                                                                                                              |
| TEST                 | 25         | I   | TEST is used to bypass the phase-lock loop circuitry for factory testing of the device. When TEST is low, all outputs operate using the PLL circuitry. When TEST is high, the outputs are placed in a test mode that bypasses the PLL circuitry. TEST should be grounded for normal operation.                                                                                                                                                                                                                                                            |
| 1Y1–1Y3              | 7, 10, 13  | 0   | These outputs are configured by SEL to transmit one-half or one-fourth the frequency of the VCO. The relationship between the CLKIN frequency and the output frequency is dependent on SEL. The duty cycle of the Y output signals is nominally 50%, independent of the duty cycle of the CLKIN signal. Since the phase of the output signals configured as half-frequency outputs cannot be determined at power up, CLR is provided to allow the outputs of multiple CDC536 circuits operating at half-frequency to be reset to the same phase.          |
| 2Y1-2Y3              | 22, 19, 16 | ο   | These outputs transmit one-half the frequency of the VCO. The relationship between the CLKIN frequency and the output frequency is dependent on the frequency of the output being fed back to FBIN. The duty cycle of the Y output signals is nominally 50% independent of the duty cycle of the CLKIN signal.                                                                                                                                                                                                                                            |



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 75 mils. For more information, refer to the *Package Thermal Considerations* application note in the *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002.

#### recommended operating conditions (see Note 3)

|                |                                | MIN | MAX | UNIT |
|----------------|--------------------------------|-----|-----|------|
| VCC            | Supply voltage                 | 3   | 3.6 | V    |
| VIH            | High-level input voltage       | 2   |     | V    |
| VIL            | Low-level input voltage        |     | 0.8 | V    |
| VI             | Input voltage                  | 0   | 5.5 | V    |
| ЮН             | High-level output current      |     | -32 | mA   |
| IOL            | Low-level output current       |     | 32  | mA   |
| Т <sub>А</sub> | Operating free-air temperature | 0   | 70  | °C   |

NOTE 3: Unused inputs must be held high or low.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                                      |                                         | T <sub>A</sub> = 2 | T <sub>A</sub> = 25°C |      |      |  |
|------------------|------------------------------------------------------|-----------------------------------------|--------------------|-----------------------|------|------|--|
| PARAMETER        | TEST CONDITIONS                                      |                                         |                    | MIN                   | MAX  | UNIT |  |
| VIK              | V <sub>CC</sub> = 3 V,                               | lj = -18 mA                             |                    |                       | -1.2 | V    |  |
| Veu              | $V_{CC} = MIN \text{ to } MAX^{\ddagger},$           | I <sub>OH</sub> = -100 μA               |                    | V <sub>CC</sub> -0    | .2   | V    |  |
| Vон              | $V_{CC} = 3 V,$                                      | I <sub>OH</sub> = – 32 mA               |                    | 2                     |      | v    |  |
| Ve               | $V_{CC} = 3 V,$                                      | I <sub>OL</sub> = 100 μA                |                    |                       | 0.2  | V    |  |
| VOL              | $V_{CC} = 3 V,$                                      | I <sub>OL</sub> = 32 mA                 |                    |                       | 0.5  | v    |  |
| 1.               | $V_{CC} = 0$ or MAX <sup>‡</sup> ,                   | V <sub>I</sub> = 3.6 V                  |                    |                       | ±10  |      |  |
| łı               | V <sub>CC</sub> = 3.6 V,                             | $V_I = V_{CC}$ or GND                   |                    |                       | ±1   | μA   |  |
| IOZH             | V <sub>CC</sub> = 3.6 V,                             | $V_{O} = 3 V$                           |                    |                       | 10   | μA   |  |
| I <sub>OZL</sub> | V <sub>CC</sub> = 3.6 V,                             | $V_{O} = 0$                             |                    |                       | -10  | μA   |  |
|                  |                                                      | I <sub>O</sub> = 0,                     | Outputs high       | 2                     |      |      |  |
| ICC              | $V_{CC} = 3.6 V,$<br>$V_{I} = V_{CC} \text{ or GND}$ |                                         | Outputs low        |                       | 2    | mA   |  |
|                  |                                                      |                                         |                    |                       | 2    |      |  |
| Ci               | $V_I = V_{CC} \text{ or } GND$                       | V <sub>I</sub> = V <sub>CC</sub> or GND |                    |                       | 6    | pF   |  |
| Co               | $V_{O} = V_{CC}$ or GND                              |                                         |                    |                       | 9    | pF   |  |

<sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



## timing requirements over recommended ranges of supply voltage and operating free-air temperature

|                    |                                 |                                                         | MIN | MAX | UNIT |  |
|--------------------|---------------------------------|---------------------------------------------------------|-----|-----|------|--|
| 4                  | felock Clock frequency          | When VCO is operating at four times the CLKIN frequency | 25  | 50  | MHz  |  |
| <sup>1</sup> Clock |                                 | When VCO is operating at double the CLKIN frequency     | 50  | 100 |      |  |
|                    | Input clock duty cycle          |                                                         | 40% | 60% |      |  |
|                    | Stabilization time <sup>†</sup> | After SEL                                               |     | 50  |      |  |
|                    |                                 | After OE↓                                               |     | 50  |      |  |
|                    |                                 | After power up                                          |     | 50  | μs   |  |
|                    |                                 | After CLKIN                                             |     | 50  |      |  |

<sup>†</sup> Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. In order for phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLKIN. Until phase lock is obtained, the specifications for propagation delay and skew parameters given in the switching characteristics table are not applicable.

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 30 \text{ pF}$ (see Note 4 and Figures 1 and 2)

| PARAMETER                             | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN  | MAX  | UNIT |
|---------------------------------------|-----------------|----------------|------|------|------|
| fmax                                  |                 |                | 100  |      | MHz  |
| Duty cycle                            |                 | Y              | 45%  | 55%  |      |
| <sup>t</sup> phase error <sup>‡</sup> | CLKIN↑          | Y              | -500 | +500 | ps   |
| Jitter <sub>(pk-pk)</sub>             | CLKIN↑          | Y              |      | 200  | ps   |
| t <sub>sk(o)</sub> ‡                  |                 |                |      | 0.5  | ns   |
| <sup>t</sup> sk(pr)                   |                 |                |      | 1    | ns   |
| tr                                    |                 |                |      | 1.4  | ns   |
| tf                                    |                 |                |      | 1.4  | ns   |

<sup>‡</sup> The propagation delay, t<sub>phase error</sub>, is dependent on the feedback path from any output to FBIN. The t<sub>phase error</sub>, t<sub>sk(o)</sub>, and t<sub>sk(pk)</sub> specifications are only valid for equal loading of all outputs.

NOTE 4: The specifications for parameters in this table are applicable only after any appropriate stabilization time has elapsed.



#### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  100 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns. C. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



### **CDC536** 3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS

SCAS378D - APRIL 1994 - REVISED APRIL 1996





- NOTES: A. Output skew,  $t_{sk(0)}$ , is calculated as the greater of:
  - The difference between the fastest and slowest of  $t_{phase error n}$  (n = 1, 2, ... 6)
  - The difference between the fastest and slowest of  $\dot{t_{phase}}$  error n (n = 7, 8, 9)
  - B. Process skew, t<sub>sk(pr)</sub>, is calculated as the greater of:
    - The difference between the maximum and minimum tphase error n (n = 1, 2, ... 6) across multiple devices under identical operating conditions.
    - The difference between the maximum and minimum tphase error n (n = 7, 8, 9) across multiple devices under identical operating conditions.





### CDC536 3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS

SCAS378D - APRIL 1994 - REVISED APRIL 1996









#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated