SCAS376 - MARCH 1994

| <ul> <li>Member of the Texas Instruments<br/>Widebus™ Family</li> <li>UBT™ (Universal Bus Transceiver)<br/>Combines D-Type Latches and D-Type<br/>Flip-Flops for Operation in Transparent,<br/>Latched, Clocked, or Clock-Enabled Mode</li> <li>EPIC™ (Enhanced-Performance Implanted<br/>CMOS) Submicron Process</li> <li>DGG OR DL PACKAGE<br/>(TOP VIEW)</li> <li>DGG OR DL PACKAGE<br/>(TOP VIEW)</li> <li>DGG OR DL PACKAGE<br/>(TOP VIEW)</li> <li>DEAB</li> <li>1 56</li> <li>CLKEN/<br/>2 55</li> <li>CLKAB</li> <li>A1</li> <li>3 54</li> <li>B1</li> <li>GND</li> <li>4 53</li> <li>GND</li> <li>A2</li> <li>5 52</li> <li>B2</li> </ul> | ₩  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Combines D-Type Latches and D-Type       OEAB ↓ 1       56 ↓ CLKEN/         Flip-Flops for Operation in Transparent,       LEAB ↓ 2       55 ↓ CLKAB         Latched, Clocked, or Clock-Enabled Mode       A1 ↓ 3       54 ↓ B1 <i>EPIC</i> ™ (Enhanced-Performance Implanted       A2 ↓ 55 ↓ B2                                                                                                                                                                                                                                                                                                                                                   | ٩B |
| Bus-Hold Data Inputs Eliminate the Need<br>for External Pullup Resistors on All I/O Pins     A3 [ 6 51 ] B3     V <sub>CC</sub> [ 7 50 ] V <sub>CC</sub> A4 [ 8 49 ] B4                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    |
| <ul> <li>Package Options Include Plastic 300-mil</li> <li>A5 [ 9 48 ] B5</li> <li>Shrink Small-Outline (DL) and Thin Shrink</li> <li>Small-Outline (DGG) Packages</li> <li>GND [ 11 46 ] GND</li> <li>A7 [ 12 45 ] B7</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                   |    |
| description       A8       13       44       B8         This 18-bit universal bus transceiver is designed       A9       14       43       B9         for 2.7-V to 3.6-V V <sub>CC</sub> operation.       A10       15       42       B10         The SN74ALVC162601 combines D-type latches       A12       17       40       B12                                                                                                                                                                                                                                                                                                                 |    |
| and D-type flip-flops to allow data flow inGND [ 18 39 ] GNDtransparent, latched, and clocked modes.A13 [ 19 38 ] B13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
| Data flow in each direction is controlled byA142037B14output-enable (OEAB and OEBA), latch-enableA152136B15(LEAB and LEBA), and clock (CLKAB andV <sub>CC</sub> 2235V <sub>CC</sub> CLKBA) inputs. The clock can be controlled by theA162334B16clock-enable (CLKENAB and CLKENBA) inputs.A172433B17For A-to-B data flow, the device operates in theGND2532GND                                                                                                                                                                                                                                                                                      |    |

PRODUCT PREVIEW

Data flow for B to A is similar to that of A to B but uses OEBA, LEBA, CLKBA, and CLKENBA.

The B-port outputs, include  $25 \cdot \Omega$  series resistors to reduce overshoot and undershoot.

The SN74ALVC162601 is available in TI's shrink small-outline (DL) and thin shrink small-outline (DGG) packages, which provide twice the I/O pin count and functionality of standard small-outline packages in the same printed-circuit-board area.

The SN74ALVC162601 is characterized for operation from -40°C to 85°C.

EPIC, UBT, and Widebus are trademarks of Texas Instruments Incorporated.

transparent mode when LEAB is high. When

LEAB is low, the A data is latched if CLKAB is held

at a high or low logic level. If LEAB is low, the A-bus

data is stored in the latch/flip-flop on the high-to-low transition of CLKAB. Output enable OEAB is active low. When OEAB is low, the outputs are active. When OEAB is high, the

outputs are in the high-impedance state.



31 B18

29

30 CLKBA

**CLKENBA** 

A18 26

OEBA

LEBA

27

28

#### SN74ALVC162601 **18-BIT UNIVERSAL BUS TRANSCEIVER** WITH 3-STATE OUTPUTS SCAS376 - MARCH 1994

| FUNCTION TABLET |        |      |            |        |                                      |  |
|-----------------|--------|------|------------|--------|--------------------------------------|--|
|                 | INPUTS |      |            | OUTPUT |                                      |  |
| CLKENAB         | OEAB   | LEAB | CLKAB      | Α      | В                                    |  |
| Х               | Н      | Х    | Х          | Х      | Z                                    |  |
| Х               | L      | Н    | Х          | L      | L                                    |  |
| Х               | L      | Н    | Х          | Н      | н                                    |  |
| н               | L      | L    | Х          | Х      | в <sub>0</sub> ‡<br>в <sub>0</sub> ‡ |  |
| н               | L      | L    | Х          | Х      | в <sub>0</sub> ‡                     |  |
| L               | L      | L    | $\uparrow$ | L      | L                                    |  |
| L               | L      | L    | $\uparrow$ | Н      | н                                    |  |
| L               | L      | L    | L          | Х      | в <sub>0</sub> ‡                     |  |
| L               | L      | L    | Н          | Х      | в <sub>0</sub> ‡<br>в <sub>0</sub> § |  |

.

<sup>†</sup>A-to-B data flow is shown: B-to-A flow is similar but uses OEBA, LEBA, CLKBA, and CLKENBA.

<sup>‡</sup> Output level before the indicated steady-state input conditions were established.

 $\$  Output level before the indicated steady-state input conditions were established, provided that CLKAB was low before LEAB went low.



SCAS376 - MARCH 1994



logic diagram (positive logic)



SCAS376 - MARCH 1994

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, $V_{CC}$<br>Input voltage range, $V_I$ (except I/O ports) (see Note 1)<br>Input voltage range, $V_I$ (I/O ports) (see Notes 1 and 2) | $\begin{array}{c} -0.5 \ V \ to \ 4.6 \ V \\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$ |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| Storage temperature range                                                                                                                                  | 1.4 W                                                                           |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

- 2. This value is limited to 4.6 V maximum.
- 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the Package Thermal Considerations application note.

### recommended operating conditions

|                       |                                    |                                            | MIN | MAX | UNIT |  |
|-----------------------|------------------------------------|--------------------------------------------|-----|-----|------|--|
| VCC                   | Supply voltage                     |                                            | 2.7 | 3.6 | V    |  |
| VIH                   | High-level input voltage           | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2   |     | V    |  |
| VIL                   | Low-level input voltage            | $V_{CC} = 2.7 V \text{ to } 3.6 V$         |     | 0.8 | V    |  |
| VI                    | Input voltage                      |                                            | 0   | VCC | V    |  |
| Vo                    | Output voltage                     |                                            | 0   | VCC | V    |  |
| ЮН                    | High-level output current          | $V_{CC} = 2.7 V$                           |     |     | mA   |  |
|                       |                                    | $V_{CC} = 3 V$                             |     |     |      |  |
| IOL                   | Low-level output current           | $V_{CC} = 2.7 V$                           |     |     | mA   |  |
|                       |                                    | $V_{CC} = 3 V$                             |     |     |      |  |
| $\Delta t / \Delta v$ | Input transition rise or fall rate |                                            | 0   | 10  | ns/V |  |
| TA                    | Operating free-air temperature     |                                            | -40 | 85  | °C   |  |



SCAS376 - MARCH 1994

| PA              | RAMETER                | TEST CONDITIONS                                                                         | Vcc†       | MIN                  | MAX | UNIT |  |
|-----------------|------------------------|-----------------------------------------------------------------------------------------|------------|----------------------|-----|------|--|
|                 |                        | I <sub>OH</sub> = - 100 μA                                                              | MIN to MAX | V <sub>CC</sub> -0.2 | 2   |      |  |
| V <sub>OH</sub> |                        | $I_{OH} = -4 \text{ mA}$                                                                | 2.7 V      | 2.4                  |     | v    |  |
|                 |                        | $I_{OH} = -6 \text{ mA}$                                                                | 2.1/       | 2.4                  |     | v    |  |
|                 |                        | I <sub>OH</sub> = TBD                                                                   | 3 V        | 2                    |     |      |  |
|                 |                        | I <sub>OL</sub> =100 μA                                                                 | MIN to MAX |                      | 0.2 |      |  |
| VOL             |                        | I <sub>OL</sub> = 4 mA                                                                  | 2.7 V      |                      | 0.4 | v    |  |
| 0L              | I <sub>OL</sub> = 6 mA | 2.14                                                                                    |            | 0.4                  | V   |      |  |
|                 |                        | I <sub>OH</sub> = TBD                                                                   | 3 V        |                      |     | 0.8  |  |
| Ц               |                        | V <sub>I</sub> = V <sub>CC</sub> or GND                                                 | 3.6 V      |                      | ±5  | μA   |  |
|                 |                        | V <sub>I</sub> = 0.8 V                                                                  | 2.14       | 75                   |     |      |  |
| l(hold)         |                        | V <sub>1</sub> = 2 V                                                                    | 3 V        | -75                  |     | μA   |  |
| loz‡            |                        | $V_{O} = V_{CC} \text{ or } GND$                                                        | 3.6 V      |                      | ±10 | μA   |  |
| ICC             |                        | $V_{I} = V_{CC} \text{ or GND}, \qquad I_{O} = 0$                                       | 3.6 V      |                      | 40  | μA   |  |
| ∆ICC            |                        | $V_{CC}$ = 3 V to 3.6 V, One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND |            |                      | 750 | μA   |  |
| Ci              | Control inputs         | V <sub>I</sub> = V <sub>CC</sub> or GND                                                 | 3.3 V      |                      |     | pF   |  |
| Cio             | A or B ports           | $V_{O} = V_{CC}$ or GND                                                                 | 3.3 V      |                      |     | pF   |  |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate values under recommended operating conditions.

 $\ddagger$  For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated