# CDC305 OCTAL DIVIDE-BY-2 CIRCUIT/CLOCK DRIVER **DORNPACKAGE** SCAS326A - JUNE 1990 - REVISED NOVEMBER 1995 - Replaces SN74AS305 - Maximum Output Skew of 1 ns - Maximum Pulse Skew of 1 ns - TTL-Compatible Inputs and Outputs - Center-Pin V<sub>CC</sub> and GND Configurations Minimize High-Speed Switching Noise - Package Options Include Plastic Small-Outline (D) Package and Standard Plastic (N) 300-mil DIPs #### (TOP VIEW) ] Q2 Q3 Q4[] 2 15 Q1 GND∏ 3 14 CLR GND 4 13 ] v<sub>cc</sub> GND 5 □ v<sub>cc</sub> 12 11 CLK Q5 6 Q6[ 7 10 PRE $\overline{Q}7$ 9 $\Pi \overline{Q} 8$ #### description The CDC305 contains eight flip-flops designed to have low skew between outputs. The eight outputs (four in-phase with CLK and four out-of-phase) toggle on successive CLK pulses. Preset ( $\overline{PRE}$ ) and clear ( $\overline{CLR}$ ) inputs are provided to set the Q and $\overline{Q}$ outputs high or low independent of the clock ( $\overline{CLK}$ ) input. The CDC305 has output and pulse-skew parameters $t_{sk(0)}$ and $t_{sk(p)}$ to ensure performance as a clock driver when a divide-by-two function is required. The CDC305 is characterized for operation from 0°C to 70°C. #### **FUNCTION TABLE** | INPUTS | | | OUTPUTS | | | |--------|-----|-----|------------------|-------------------------------|--| | CLR | PRE | CLK | Q1-Q4 | $\overline{Q}5-\overline{Q}8$ | | | L | Н | Χ | L | Н | | | Н | L | X | Н | L | | | L | L | X | ∟† | լ† | | | Н | Н | L | Q <sub>0</sub> | $\overline{Q}_0$ | | | Н | Н | 1 | $\overline{Q}_0$ | $Q_0$ | | <sup>†</sup> This configuration does not persist when PRE or CLR returns to its inactive (high) level. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ### logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage, V <sub>CC</sub> | | |-------------------------------------------------------------------------------------------|---------------| | Input voltage, V <sub>I</sub> | 7 V | | Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 1): D package | 0.77 W | | N package | 1.2 W | | Storage temperature range, T <sub>stg</sub> | 65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 300 mils, except for the N package, which has a trace length of zero. For more information, refer to the *Package Thermal Considerations* application note in the 1994 *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002B. SCAS326A - JUNE 1990 - REVISED NOVEMBER 1995 ### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------|-----|-----|-----|------| | VCC | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.8 | V | | ІОН | High-level output current | | | -24 | mA | | lOL | Low-level output current | | | 48 | mA | | TA | Operating free-air temperature | 0 | | 70 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | | TYP <sup>†</sup> | MAX | UNIT | |-----------------|---------------------------------------------|---------------------------|--------------------|------------------|------|------| | VIK | V <sub>CC</sub> = 4.5 V, | $I_{I} = -18 \text{ mA}$ | | | -1.2 | V | | VOH | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -2 \text{ mA}$ | V <sub>CC</sub> -2 | | | ٧ | | | $V_{CC} = 4.5 \text{ V},$ | $I_{OH} = -24 \text{ mA}$ | 2 | 2.8 | | ٧ | | V <sub>OL</sub> | V <sub>CC</sub> = 4.5 V, | $I_{OL} = 48 \text{ mA}$ | | 0.3 | 0.5 | V | | lį | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 7 V | | | 0.1 | mA | | lн | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | μΑ | | IΙL | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | | -0.5 | mA | | IO <sup>‡</sup> | $V_{CC} = 5.5 V,$ | V <sub>O</sub> = 2.25 V | -50 | | -150 | mA | | Icc | $V_{CC} = 5.5 V,$ | See Note 2 | | 40 | 70 | mA | ### timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | | MIN | MAX | UNIT | |-----------------|------------------------|---------------------|-----|-----|------| | fclock | Clock frequency | ;y | | 80 | MHz | | | | CLR or PRE low | 5 | | | | t <sub>W</sub> | Pulse duration | CLK high | 4 | | ns | | | | CLK low | 6 | | | | t <sub>su</sub> | Setup time before CLK↑ | CLR or PRE inactive | 6 | | ns | <sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>. NOTE 2: I<sub>CC</sub> is measured with CLK and PRE grounded, then with CLK and CLR grounded. SCAS326A – JUNE 1990 – REVISED NOVEMBER 1995 # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |--------------------|-----------------|-----------------------------|-----------------------------------------------------|---------------------------------------------|-----|-----|------|--|--| | f <sub>max</sub> ‡ | | | | 80 | | | MHz | | | | <sup>t</sup> PLH | CLK | Q, $\overline{Q}$ | $R_L$ = 500 Ω, $C_L$ = 50 pF | 2 | 6 | 9 | ns | | | | <sup>t</sup> PHL | CLK | Q, Q | | 2 | 6 | 9 | | | | | <sup>t</sup> PLH | PRE or CLR | Q, $\overline{Q}$ | $R_{I} = 500 \Omega$ , $C_{I} = 50 pF$ | 3 | 7 | 12 | ns | | | | <sup>t</sup> PHL | PRE OF CLR | | KL = 300 s2, | 3 | 7 | 12 | 110 | | | | | CLK | Ια | $R_L$ = 500 Ω, $C_L$ = 10 pF to 30 pF, See Figure 2 | | | 1 | | | | | <sup>t</sup> sk(o) | | Q | | | | 1 | ns | | | | | | Q1– <u>Q</u> 8 | | | | 1.5 | | | | | t <sub>sk(p)</sub> | CLK | t | Q1, <del>Q</del> 8 | $R_L = 500 \Omega$ , $C_L = 10 pF to 30 pF$ | | | 1.5 | | | | | | $Q2-\overline{Q7}$ $RL = 5$ | C = 500 22, CL = 10 pr to 50 pr | | | 2 | ns | | | | t <sub>r</sub> | | | | | | 4.5 | ns | | | | t <sub>f</sub> | | _ | | | | 3.5 | ns | | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . #### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT NOTES: A. C<sub>L</sub> includes probe and jig capacitance. B. Input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $t_{\Gamma}$ = 2.5 ns, $t_{f}$ = 2.5 ns. Figure 1. Load Circuit and Voltage Waveforms $<sup>\</sup>ddagger$ f<sub>max</sub> minimum values are at C<sub>L</sub> = 0 to 30 pF. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $t_{Sk(0)}$ CLK to Q are calculated as the greater of: - $\dot{}$ The difference between the fastest and slowest of tpLHn (n = 1, 2, 3, 4) - The difference between the fastest and slowest of $t_{PHLn}$ (n = 1, 2, 3, 4) - B. $t_{sk(0)}$ CLK to $\overline{Q}$ are calculated as the greater of: - The difference between the fastest and slowest of tpLHn (n = 5, 6, 7, 8) - The difference between the fastest and slowest of $t_{PHLn}$ (n = 5, 6, 7, 8) - C. $t_{Sk(0)}$ CLK to Q and $\overline{Q}$ are calculated as the greater of: - The difference between the fastest and slowest of tpLHn (n = 1, 2, 3, 4), tpHLn (n = 5, 6, 7, 8) - The difference between the fastest and slowest of $t_{PHLn}$ (n = 1, 2, 3, 4), $t_{PLHn}$ (n = 5, 6, 7, 8) - D. $t_{Sk(p)}$ is calculated as the greater of | $t_{PLHn} t_{PHLn}$ | (n = 1, 2, 3, ..., 8). Figure 2. Waveforms for Calculation of $t_{sk(o)}$ and $t_{sk(p)}$ #### **IMPORTANT NOTICE** Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1996, Texas Instruments Incorporated